Shanghai R&D Vacancies August 2014 PV, PE, Intern



Similar documents
System-on. on-chip Design Flow. Prof. Jouni Tomberg Tampere University of Technology Institute of Digital and Computer Systems.

Agenda. Michele Taliercio, Il circuito Integrato, Novembre 2001

IL2225 Physical Design

How To Design A Chip Layout

Design-Kits, Libraries & IPs

Complete ASIC & COT Solutions

Silicon Valley University Doctor of Computer Engineering (DCE) Program Outline and Study Plan

Net Developer Role Description Responsibilities Qualifications

EEC 119B Spring 2014 Final Project: System-On-Chip Module

Asynchronous IC Interconnect Network Design and Implementation Using a Standard ASIC Flow

Bachelor of Technology (Computer Engineering.) Scheme of Courses/Examination. (3 rd SEMESTER) 1 HUT-211 Organizational Behaviour

MAJORS: Computer Engineering, Computer Science, Electrical Engineering

Fixed Income Trading Platform Architecture

Key Qualifications See below

SR. SIGNAL INTEGRITY ENGINEER

Route Power 10 Connect Powerpin 10.1 Route Special Route 10.2 Net(s): VSS VDD

SCPD - System on Chip Physical Design

EE411: Introduction to VLSI Design Course Syllabus

DIABLO VALLEY COLLEGE CATALOG

SECOND YEAR. Major Subject 3 Thesis (EE 300) 3 Thesis (EE 300) 3 TOTAL 3 TOTAL 6. MASTER OF ENGINEERING IN ELECTRICAL ENGINEERING (MEng EE) FIRST YEAR

State-of-Art (SoA) System-on-Chip (SoC) Design HPC SoC Workshop

Computer Engineering: Incoming MS Student Orientation Requirements & Course Overview

VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology

Overview of CS Graduate Program Requirements. Jan Prins August 2015

Erik Jonsson School of Engineering and Computer Science Interdisciplinary Programs

Computer Science Course Descriptions Page 1

Eastern Washington University Department of Computer Science. Questionnaire for Prospective Masters in Computer Science Students

VARIATION-AWARE CUSTOM IC DESIGN REPORT 2011

Consulting and Systems Integration (1) Networks & Cloud Integration Engineer

Career Opportunities The Asbury Group

SoC Curricula at Tallinn Technical University

ARM Cortex-A9 MPCore Multicore Processor Hierarchical Implementation with IC Compiler

University of Texas at Dallas. Department of Electrical Engineering. EEDG Application Specific Integrated Circuit Design

StarRC Custom: Next-Generation Modeling and Extraction Solution for Custom IC Designs

Hunting Asynchronous CDC Violations in the Wild

A Mixed-Signal System-on-Chip Audio Decoder Design for Education

THE JOB OFFERS JAVA DEVELOPER. Requirements

MAJORS: Biomedical Engineering, Chemistry, Computer Engineering, Computer Science, Electrical Engineering, Mechanical Engineering, Physics

ELECTRICAL ENGINEERING GRADUATE MANUAL. MASTERS & Ph.D. REQUIRMENTS

Erik Jonsson School of Engineering and Computer Science

Backend System Engineer, AscesoBee Limited. EHR Specialist in Genetics, Codex Genetics Limited

Figure 1 FPGA Growth and Usage Trends

Course Descriptions. preparation.

Good Samaritan Networking Group Week of Nov 2, 2009 New Job Opening Details

Cadence SiP Design Connectivity-driven implementation and optimization of singleor multi-chip SiPs

Computer Information Systems

Acronis is currently recruiting for the following positions. Please refer to the attachments for more information.

Workshop & Chalk n Talk Catalogue Services Premier Workshop & Chalk n Talk Catalogue

Software Development Engineer Management Protection & Access Group

Eastern Washington University Department of Computer Science. Questionnaire for Prospective Masters in Computer Science Students

3D ICs with TSVs Design Challenges and Requirements

Chapter 6: distributed systems

Career Opportunities. The Asbury Group-

Cisco Network Specialist CCNA

Impact of Signal Integrity on System-On-Chip Design Methodologies

Goal 1: Graduates of the program will be able to apply cognitive learning to networking technologies, secure system administration and programming.

VLSI Education Improvement Programs for Technological and Vocational Colleges in Taiwan Opportunities and Challenges

7a. System-on-chip design and prototyping platforms

Computer Security & Information Assurance MS Program

INFORMATION TECHNOLOGY (INFO)

Department of Computer Science

Introduction to Digital System Design

Interoperability Developer s Forum. Milkyway Developer s Track April 1, 2003

Optimizing Configuration and Application Mapping for MPSoC Architectures

Temperature-Aware Design of Printed Circuit Boards

Performance Architect Remote Storage (Intern)

Creating Affordable Silicon

CDS and Clearing Limited Thapathali, Kathmandu 7 th Level (Technical) Syllabus

DTWMS Required Software Engineers. 1. Senior Java Programmer (3 Positions) Responsibilities:

Engineering Change Order (ECO) Support in Programmable Logic Design

Master of Science (Electrical Engineering) MS(EE)

CLOCK DOMAIN CROSSING CLOSING THE LOOP ON CLOCK DOMAIN FUNCTIONAL IMPLEMENTATION PROBLEMS

Example-driven Interconnect Synthesis for Heterogeneous Coarse-Grain Reconfigurable Logic

The minimum background expected of any student entering the M.S.C.S. program is coursework equivalent to the following:

Molina Healthcare Internship Program: California State University of Long Beach Spring 2014

Contents The College of Information Science and Technology Undergraduate Course Descriptions

Undergraduate Major in Computer Science and Engineering

New Program Development on Networking Information Technology

SYLLABUSES FOR THE DEGREE OF BACHELOR OF ENGINEERING (BENG)

Diploma of Website Development

Rapid Software Development with OpenAccess. Dean Marvin Exec Director, Product Development

Master of Science in Software Engineering Student Guide

Eastern Washington University Department of Computer Science. Questionnaire for Prospective Masters in Computer Science Students

SYLLABUSES FOR THE DEGREE OF BACHELOR OF ENGINEERING (BENG)

JOB VACANCIES October 20 th, 2013

Track 2: Introductory Track PREREQUISITE: BASIC COMPUTER EXPERIENCE

Please see below open positions at Quality Assurance Department at Hyland, creator of OnBase.

數 位 積 體 電 路 Digital Integrated Circuits

Application Note: PCB Design By: Wei-Lung Ho

McPAT: An Integrated Power, Area, and Timing Modeling Framework for Multicore and Manycore Architectures

High-Level Synthesis for FPGA Designs

Diploma of Graphic Design

The precise duties of fractional post holders will be within the remit of this job description, but will be selective. DIMENSIONS

COMPUTER SCIENCE. Contact Information. Overview. Degrees/Certificates

Work with a large team in a fast-paced, agile environment within a Multinational Corporation (MNC)

Australia Pacific. Overall purpose of the job

School of Computing and Information Sciences. Course Title: Computer Programming III Date: April 9, 2014

3. How to develop the Information Management Strategy that prevents wasting your SOA investment.

Computing What is it all about? Department of Computer Science. University of Liverpool.

Avaya Top Gun Training

Transcription:

RD Shanghai R&D Vacancies August 2014 PV, PE, Intern 1. Lead Software Engineer- Routing (Req#: 9528) Responsible for development and maintenance of signal routing in EDI platform (NanoRoute). Implementation for complicated advanced node design rule support in NanoRouter. New feature support and performance improvement in NanoRoute. MS above in CS/EE or similar level of expertise with 3+ years of working experience. Be skilled in C/C++ programming on Linux platform. Good team player with strong written and verbal communication skills. Familiar with the routing algorithm (maze routing) is preferred. Familiar with LEF/DEF is preferred. 2. Principal Software Engineer (Req#: 9143) This position is for a R&D engineer to assist in development of detailed route in flipchip design. The candidate will be responsible for designing, developing, troubleshooting and debugging software programs of routing flow and related algorithms. The candidates should have strong software programming skill with C/C++ on Linux/Unix platform. Strong desires to learn and explore new technologies and is able to demonstrate good analysis and problem solving skills EDA software development experience or IC design knowledge, especially in backend and flipchip design. Know basic routing algorithms. Good English communication skill, both oral and written. 3. Lead Software Engineer- Optimization(Req#: 9631) Work on EDI IPO function on CCR fixing, memory and performance profiling as well as new enhancements

Logic synthesis background MS/PHD from computer science, EE, math or related Multi-thread programming background Timing background Physical placement background or clock tree synthesis background Very solid at C programming Good English communication skill 4. Software Engineer for EM analysis Develop the electro-migration analysis tool including coding, testing, product maintain, flow and algorithm improvement etc. MS or PhD in EE/CS/Math/Physics Excellent programming skills (C/C++, script) Good written and spoken English Good communication skills and be able to work with remote team Any of the following background is preferred: Electro-migration analysis /Power analysis/ Delay calculation/timing analysis etc. PV 1. Product Validation Engineer II (Req#: 8814) Work in Encounter NanoRoute Product Validation team. The responsibilities include: Assist in Cadence EDI flow developement and validation Validate and maintain comprehensive NanoRoute unit and flow test cases for Encounter Digital Impelementation System. Develope testsuites of the new features of Cadence's EDI router. CS/EE BS degree with 3+ years or MS degree with 1+ year work experience Digital IC design knowledge is necessary, physical verification (DRC/LVS) and layout knowledge is plus 2. Product Validation Engineer II (for GPS) (Req#: 8910)

This engineer will work in Encounter GPS (Global Phsyscal Synthesis) product validation team. The responsibilities include: Assist in Cadence EDI developement and validation Validate and maintain comprehensive GPS unit and flow test cases for Encounter Digital Impelementation System. Develope testsuites of the new features of EDI GPS function MS of EE/CS Digital IC design knowledge is necessary, statistic timing analysis knowledge is a strong plus 3. Lead Product Validation Engineer--STA (Req#: 9336) Cadence ICD Product Validation Analysis Team mainly focus on STA and Low Power related area in digital design backend flow. This position is responsible for developing, applying and improving quality standard for Cadence Lower Power flow and Encounter common timing engine. The candidate needs to test Low Power Solution and timing analysis result in common and special usage flows. Detailed Responsibility: Identify Low Power solution and timing sign-off challenges in complex SOC designs and advacned process nodes Proactively provide Low Power & STA & Sign-off development suggestions to R&D. Build up Lower Power & STA & Sign-Off expertise and deliver support to field team and customers whenever needed. Required to acquire expertise and ownership over existing product components as well as develop brand new product features. Project leader on important Low Power or STA features. Bachelor with 6 years related experience or Master with 4 years related experience in design house, FAB or EDA company. Rich experience in IC design flow (front-end or back-end). Experience in STA and SI analyis, or experience in Low Power flow, knowledge in parasitic extraction and signoff is a strong plus. Good Unix System knowledge and script skill of TCL/TK/CSH/PERL. Excellent capability of self-learning, problem solving skills; Being proactive and self-motivated;

Strong leadership; Good written English and oral English is a strong plus 4. Product Validation Engineer II (STA) (Req#: 9587,9588 & 9590) Responsible for developing, applying and improving quality standard for Encounter common timing engine. Help identifying new design and timing sign-off challenges in complex SOC designs and advanced process nodes, proactively provide STA & Sign-off development suggestions to R&D. Build up STA & Sign-Off expertise and deliver support to field team and customers whenever needed. Required to acquire expertise and ownership over existing product components as well as develop brand new product features. MS with experience in IC design flow (front-end or back-end). Knowledge in STA and SI analysis are preferable, knowledge in parasitic extraction and process variation effects (AOCV, SOCV) is a strong plus. Unix System knowledge, vi/tcl/tk/csh will be plus. Excellent capability of self-learning, problem solving skills; being proactive and selfmotivated, being a good team-player. Good communication skills in both Chinese and English. PE 1. Product Engineer II (Req#: 9234) Responsibility is designing, developing, troubleshooting and debugging software programs on Unix/Linux platforms. Will be involved in developing software tools for advanced chip design platforms. The responsibilities also include engaging with customers in understanding their ASIC design requirements for nano-technology process nodes and assisting them in adopting Cadence design platform and helping them in performing successful tapeouts of their System-on-chip designs using the same. The job will also involves presenting and demonstrating relevant Cadence technologies and carrying out product evaluations, workshops, trainings and competitive replacement campaigns

The candidates should have strong in-depth P&R design experience in COT or ASIC area. Experience and ability to get solutions in Floor plan, Power Planning/Analysis, CTS, timing optimization/analysis, signal integrity and DFM issues (DRC & Antenna) is a MUST. Strong interest and understanding of design methodologies are required. Need to have good knowledge on VDSM (40nm and below) processes issues. Good verbal and written presentation are must. Hands-on Cadence Encounter experience is a big plus. Minimum master degrees in EE or CS. Intern 1. Product Validation Intern (Req#: 9601) This intern will work in EDI Block Implementation PV team. The responsibilities include: Assist in Cadence CCOPT product development and validation Validate and maintain CCOPT unit and flow test cases for Encounter Digital Implementation System. Develop test suites of the new features of CCOPT areas MS or excellent undergraduate Digital IC design knowledge is necessary; statistic timing analysis knowledge is a strong plus Commitment to work as intern for at least 6 months