High Performance Silicon Gate CMOS

Similar documents
74HC374. Octal 3 State Non Inverting D Flip Flop. High Performance Silicon Gate CMOS

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

SEMICONDUCTOR TECHNICAL DATA

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

MECL PLL COMPONENTS 64/65, 128/129 DUAL MODULUS PRESCALER

MC14500B SEMICONDUCTOR TECHNICAL DATA

SEMICONDUCTOR TECHNICAL DATA

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

MC14175B/D. Quad Type D Flip-Flop

SN54/74LS682 SN54/74LS684 8-BIT MAGNITUDE COMPARATORS SN54/74LS688 8-BIT MAGNITUDE COMPARATORS FAST AND LS TTL DATA 5-603

ULN2803A ULN2804A OCTAL PERIPHERAL DRIVER ARRAYS

(250 Volts Peak) SEMICONDUCTOR TECHNICAL DATA

SEMICONDUCTOR TECHNICAL DATA

MC14008B. 4-Bit Full Adder

MC74VHCT374A. Octal D-Type Flip-Flop with 3-State Output

MC74AC138, MC74ACT of-8 Decoder/Demultiplexer

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

SN54/74LS240 SN54/74LS241 SN54/74LS244 OCTAL BUFFER/LINE DRIVER WITH 3-STATE OUTPUTS OCTAL BUFFER/ LINE DRIVER WITH 3-STATE OUTPUTS

SN74LS74AMEL. Dual D Type Positive Edge Triggered Flip Flop LOW POWER SCHOTTKY

(250 Volts Peak) SEMICONDUCTOR TECHNICAL DATA

(600 Volts Peak) SEMICONDUCTOR TECHNICAL DATA

MC14001B Series. B Suffix Series CMOS Gates MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

MC14543B. MARKING DIAGRAMS ORDERING INFORMATION. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) PDIP 16 P SUFFIX CASE 648

SEMICONDUCTOR TECHNICAL DATA

2N5460, 2N5461, 2N5462. JFET Amplifier. P Channel Depletion. Pb Free Packages are Available* Features. MAXIMUM RATINGS

MARKING DIAGRAMS LOGIC DIAGRAM PDIP 16 P SUFFIX CASE 648 DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

Bipolar Linear/I 2 L TELEPHONE TONE RINGER BIPOLAR LINEAR/I2L

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

MC74HC132A. Quad 2-Input NAND Gate with Schmitt-Trigger Inputs. High Performance Silicon Gate CMOS

ML Volt Only Driver/Receiver

LOW POWER NARROWBAND FM IF

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648 SOIC D SUFFIX CASE 751B

LM A, Adjustable Output, Positive Voltage Regulator THREE TERMINAL ADJUSTABLE POSITIVE VOLTAGE REGULATOR

LOW POWER FM TRANSMITTER SYSTEM

P D Operating Junction Temperature T J 200 C Storage Temperature Range T stg 65 to +150 C

Obsolete Product(s) - Obsolete Product(s)

2N3903, 2N3904. General Purpose Transistors. NPN Silicon. Features Pb Free Package May be Available. The G Suffix Denotes a Pb Free Lead Finish

SEMICONDUCTOR APPLICATION NOTE

2N4401. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS THERMAL CHARACTERISTICS

MC14028B. BCD-To-Decimal Decoder Binary-To-Octal Decoder

CS3341, CS3351, CS387. Alternator Voltage Regulator Darlington Driver

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

LC898300XA. Functions Automatic adjustment to the individual resonance frequency Automatic brake function Initial drive frequency adjustment function

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

. HIGH SPEED .LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M54/M74HC190 M54/M74HC191 4 BIT SYNCHRONOUS UP/DOWN COUNTERS. fmax = 48 MHz (TYP.

AM26LS30 TIMING CHARACTERISTICS

PD Storage Temperature Range Tstg 65 to +150 C Junction Temperature TJ 200 C

BC546B, BC547A, B, C, BC548B, C. Amplifier Transistors. NPN Silicon. Pb Free Package is Available* Features. MAXIMUM RATINGS

MM74HC273 Octal D-Type Flip-Flops with Clear

2N2222A. Small Signal Switching Transistor. NPN Silicon. MIL PRF 19500/255 Qualified Available as JAN, JANTX, and JANTXV.

2N6056. NPN Darlington Silicon Power Transistor DARLINGTON 8 AMPERE SILICON POWER TRANSISTOR 80 VOLTS, 100 WATTS

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

. MEDIUM SPEED OPERATION - 8MHz . MULTI-PACKAGE PARALLEL CLOCKING FOR HCC4029B HCF4029B PRESETTABLE UP/DOWN COUNTER BINARY OR BCD DECADE

MM74HC174 Hex D-Type Flip-Flops with Clear

CD4013BC Dual D-Type Flip-Flop

74AC191 Up/Down Counter with Preset and Ripple Clock

NS3L V, 8-Channel, 2:1 Gigabit Ethernet LAN Switch with LED Switch

NLX1G74. Single D Flip-Flop

Local Interconnect Network (LIN) Physical Interface

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

P2N2222ARL1G. Amplifier Transistors. NPN Silicon. These are Pb Free Devices* Features.

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

MPS2222, MPS2222A. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS MARKING DIAGRAMS THERMAL CHARACTERISTICS

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

MMBZ52xxBLT1G Series, SZMMBZ52xxBLT3G. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

MBR2045CT SCHOTTKY BARRIER RECTIFIER 20 AMPERES 45 VOLTS

74F168*, 74F169 4-bit up/down binary synchronous counter

BC546B, BC547A, B, C, BC548B, C. Amplifier Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

74F74 Dual D-Type Positive Edge-Triggered Flip-Flop

MMBF4391LT1G, SMMBF4391LT1G, MMBF4392LT1G, MMBF4393LT1G. JFET Switching Transistors. N Channel

NLSX Bit 24 Mb/s Dual-Supply Level Translator

74F675A 16-Bit Serial-In, Serial/Parallel-Out Shift Register

Description. Table 1. Device summary. Order code Temperature range Package Packing Marking

SN54ALS191A, SN74ALS191A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS

MMSZxxxT1G Series, SZMMSZxxxT1G Series. Zener Voltage Regulators. 500 mw SOD 123 Surface Mount

MM74HC4538 Dual Retriggerable Monostable Multivibrator

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

5495A DM Bit Parallel Access Shift Registers

LB1836M. Specifications. Monolithic Digital IC Low-Saturation Bidirectional Motor Driver for Low-Voltage Drive. Absolute Maximum Ratings at Ta = 25 C

MM74C74 Dual D-Type Flip-Flop

1SMB59xxBT3G Series, SZ1SMB59xxT3G Series. 3 Watt Plastic Surface Mount Zener Voltage Regulators

2N3906. General Purpose Transistors. PNP Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

CM2009. VGA Port Companion Circuit

STF USB Filter with ESD Protection

MM74HC14 Hex Inverting Schmitt Trigger

CD4013BC Dual D-Type Flip-Flop

Vdc. Vdc. Adc. W W/ C T J, T stg 65 to C

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

TIP41, TIP41A, TIP41B, TIP41C (NPN); TIP42, TIP42A, TIP42B, TIP42C (PNP) Complementary Silicon Plastic Power Transistors

MC33039, NCV Closed Loop Brushless Motor Adapter

Freescale Semiconductor. Integrated Silicon Pressure Sensor. On-Chip Signal Conditioned, Temperature Compensated and Calibrated MPX5500.

CS V/250 ma, 5.0 V/100 ma Micropower Low Dropout Regulator with ENABLE

ESD9X3.3ST5G Series, SZESD9X3.3ST5G Series. Transient Voltage Suppressors Micro Packaged Diodes for ESD Protection

2N3903, 2N3904. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS

Transcription:

SEIONUTO TEHNIAL ATA High Performance Silicon Gate OS The 4/74H64 is identical in pinout to the LS64. The device inputs are compatible with standard OS outputs; with pullup resistors, they are compatible with LSTTL outputs. The 4/74H64 is an 8 bit, serial input to parallel output shift register. Two serial data inputs, A and A2, are provided so that one input may be used as a data enable. ata is entered on each rising edge of the clock. The active low asynchronous eset overrides the lock and Serial ata inputs. Output rive apability: 0 LSTTL Loads Outputs irectly Interface to OS, NOS, and TTL Operating oltage ange: 2 to 6 Low Input urrent: µa High Noise Immunity haracteristic of OS evices In ompliance with the equirements efined by JEE Standard No. 7A hip omplexity: 244 FETs or 6 Equivalent Gates o Not Use for New esig 4 THIS EIE WILL BE SUPEEE BY 4/74H64A IN THE SEON UATE OF 996 4 4 J SUFFIX EAI PAAGE ASE 632 08 N SUFFIX PLASTI PAAGE ASE 646 06 SUFFIX SOI PAAGE ASE 7A 03 SEIAL ATA INPUTS A A2 LOGI IAGA 2 ATA LO 8 3 A 4 B 6 0 E F 2 G 3 H PAALLEL ATA OUTPUTS OEING INFOATION 4HXXXJ 74HXXXN 74HXXX A A2 A B PIN ASSIGNENT 2 3 4 6 4 3 2 0 9 eramic Plastic SOI H G F E ESET ESET 9 PIN 4 = PIN 7 = GN GN 7 8 LO FUNTION TABLE Inputs Outputs eset lock A A2 A B H L X X X L L L H X X No hange H H An Gn H H An Gn = data input An Gn = data shifted from the preceding stage on a rising edge at the clock input. 0/9 otorola, Inc. 99 3 E 7

4/74H64 AXIU ATINGS* SymbolÎ Parameter alue Unit ÎÎ Supply oltage (eferenced to GN) 0. to + 7.0 ÎÎ ÎÎ in Input oltage (eferenced to GN). to +. ÎÎ ÎÎ out Output oltage (eferenced to GN) 0. to + 0. ÎÎ I in Input urrent, per Pin ± 20 ma ÎÎ I out Output urrent, per Pin ± 2 ma ÎÎ I Supply urrent, and GN Pi ± 0 ma ÎÎ P Power issipation in Still Air, Plastic or eramic IP 70 mw Î TstgÎÎ SOI Package 00 Storage Temperature 6 to + 0 LÎÎ T Lead Temperature, mm from ase for 0 Seconds (Plastic IP or SOI Package) 260 (eramic IP) * aximum atings are those values beyond which damage to the device may occur. Functional operation should be restricted to the ecommended Operating onditio. erating Plastic IP: 0 mw/ from 6 to 2 eramic IP: 0 mw/ from 00 to 2 SOI Package: 7 mw/ from 6 to 2 For high frequency or heavy load coideratio, see hapter 2 of the otorola High Speed OS ata Book (L29/). EOENE OPEATING ONITIONS Symbol ÎÎ Parameter in ax Unit ÎÎ Supply oltage (eferenced to GN) 6.0 in, out ÎÎ Input oltage, Output oltage (eferenced to GN) 0 TA ÎÎ Operating Temperature, All Package Types + 2 tr, tf ÎÎ Input ise and Fall Time = Î (Figure ) Î = 0 000 0 00 = 6.0 ELETIAL HAATEISTIS (oltages eferenced to GN) Guaranteed Limit to Symbol Parameter Test onditio ÎÎ 2 8 2 Unit IH inimum High Level Input Î Î out = 0. or 0. oltage Iout ÎÎ 20 µa... ÎÎ 3. 3. 3. 6.0 4.2 4.2 4.2 IL aximum Low Level Input Î Î out = 0. or 0. oltage Iout ÎÎ 0.3 0.3 0.3 20 µa 0.9Î 6.0.2.2.2 OH inimum High Level Output Î Î in = IH or IL oltage Iout 20 µa.9.9.9 4.4 4.4 6.0.9 Î Î Î ÎÎ Î.9.9 in = IH or IL Iout 4.0 ma Iout.2 ma Î 3.98 3.84 3.70 ÎÎ 6.0.48.34.20 OL Î aximum Low Level Output Î in = IH or IL oltage Iout ÎÎ ÎÎ 0. 20 µa 6.0 0. 0. 0. in = IH or IL Iout 4.0 ma 0.40 Iout.2 ma 6.0 0.26 0.33ÎÎ 0.40 Iin aximum Input Leakage urrentîî in = or GN 6.0 ± 0. ±.0ÎÎ µa ÎÎ I aximum uiescent Supply in = or GN 6.0 urrent (per Package) Î Iout = 0 µa ÎÎ 8 80 60 µa 0 300 400 This device contai protection circuitry to guard agait damage due to high static voltages or electric fields. However, precautio must be taken to avoid applicatio of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation, in and out should be cotrained to the range GN (in or out). Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GN or ). Unused outputs must be left open. NOTE: Information on typical parametric values can be found in hapter 2 of the otorola High Speed OS ata Book (L29/). OTOOLA 3 2 High Speed OS Logic ata L29 ev 6

4/74H64 A ELETIAL HAATEISTIS (L = 0 pf, Input tr = tf = 6 ) Î Guaranteed Limit Î to SymbolÎ Parameter Î 2 8 2 Unit fmax Î aximum lock Frequency ( uty ycle) ÎÎ Î 6.0 4.8 4.0 ÎÎ Hz (Figures and 4) 30 24 20 6.0 3 28 24 tplh, aximum Propagation elay, lock to Î 7 220 26 ÎÎ tphl (Figures and 4) 3 44 3 6.0 30 Î 37 4 tphl aximum Propagation elay, eset to ÎÎ (Figures 2 and 4) 20 2 30 ÎÎ 4 62 6.0 3 43 3 ttlh, Î aximum Output Traition Time, Any Output Î tthl (Figures and 4) 6.0 7 3 9 0 9 6 22 9 Î aximum Input apacitance 0 0 ÎÎ 0 pf in NOTES:. For propagation delays with loads other than 0 pf, see hapter 2 of the otorola High Speed OS ata Book (L29/). 2. Information on typical parametric values can be found in hapter 2 of the otorola High Speed OS ata Book (L29/). Typical @ 2, =.0 P Power issipation apacitance (Per Package)* 40 pf * Used to determine the no load dynamic power coumption: P = P 2 f + I. For load coideratio, see hapter 2 of the otorola High Speed OS ata Book (L29/). TIING EUIEENTS (Input tr = tf = 6 ) Guaranteed Limit to Symbol Parameter 2 8 2 Unit Î tsu inimum Setup Time, A or A2 to lock Î (Figure 3) 0 0 6 7 ÎÎ 3 6.0 9 3 th Î inimum Hold Time, lock to A or A2 (Figure 3) 6.0 trec inimum ecovery Time, eset Inactive to lock Î (Figure 2) 6.0 Î tw inimum Pulse Width, lock (Figure ) Î 80 00 20 6 20 24 ÎÎ 6.0 4 7 20 tw Î inimum Pulse Width, eset ÎÎ (Figure 2) 6.0 80 00 20 6 4 20 7 24 20 tr, Î tf aximum Input ise and Fall Times 000 000 Î (Figure ) 00 00 00 NOTE: Information on typical parametric values can be found in hapter 2 of the otorola High Speed OS ata Book (L29/). 6.0 400 400 400 High Speed OS Logic ata L29 ev 6 3 3 OTOOLA

4/74H64 PIN ESIPTIONS INPUTS A, A2 (Pi, 2) Serial ata Inputs. ata at these inputs determine the data to be entered into the first stage of the shift register. For a high level to be entered into the shift register, both A and A2 inputs must be high, thereby allowing one input to be used as a data enable input. When only one serial input is used, the other must be connected to. lock (Pin 8) Shift egister lock. A positive going traition on this pin shifts the data at each stage to the next stage. The shift register is completely static, allowing clock rates down to in a continuous or intermittent mode. OUTPUTS A H (Pi 3, 4,, 6, 0,, 2, 3) Parallel Shift egister Outputs. The shifted data is presented at these outputs in true, or noninverted, form. ONTOL INPUT eset (Pin 9) Active Low, Asynchronous eset Input. A low voltage applied to this input resets all internal flip flops and sets Outputs A H to the low level state. SWITHING WAEFOS LO tr 90% 0% t w tf GN ESET tphl tw GN 90% 0% /fmax tplh tphl ttlh tthl trec LO GN Figure. Figure 2. TEST POINT A O A2 LO tsu ALI th GN GN EIE UNE TEST OUTPUT L* * Includes all probe and jig capacitance Figure 3. Figure 4. Test ircuit OTOOLA 3 4 High Speed OS Logic ata L29 ev 6

4/74H64 EXPANE LOGI IAGA LO 8 A A2 2 ESET 9 3 4 6 0 2 3 A B E F G H TIING IAGA LO A A2 ESET A B E F G H High Speed OS Logic ata L29 ev 6 3 OTOOLA

4/74H64 -B- -T- SEATING PLANE 4 8 7 -A- OUTLINE IENSIONS J SUFFIX EAI IP PAAGE ASE 632 08 ISSUE Y F G N 4 PL J 4 PL 0.2 (0.00) T A S 0.2 (0.00) T B L S NOTES:. IENSIONING AN TOLEANING PE ANSI Y, 982. 2. ONTOLLING IENSION: INH. 3. IENSION L TO ENTE OF LEA WHEN FOE PAALLEL. 4. IESNION F AY NAOW TO 0.76 (0.030) WHEE THE LEA ENTES THE EAI BOY. I A B F G J L N INHES IN AX 0.70 0.78 0.24 0.280 0. 0.200 0.0 0.020 0.0 0.06 0.00 BS 0.008 0.0 0.2 0.70 0.300 BS 0 0.020 0.040 ILLIETES IN AX 9.0 9.94 6.23 7. 3.94.08 0.39 0.0.40.6 2.4 BS 0.2 0.38 3.8 4.3 7.62 BS 0 0..0 4 8 7 A F H G N B SEATING PLANE N SUFFIX PLASTI IP PAAGE ASE 646 06 ISSUE L L J NOTES:. LEAS WITHIN 0.3 (0.00) AIUS OF TUE POSITION AT SEATING PLANE AT AXIU ATEIAL ONITION. 2. IENSION L TO ENTE OF LEAS WHEN FOE PAALLEL. 3. IENSION B OES NOT INLUE OL FLASH. 4. OUNE ONES OPTIONAL. INHES ILLIETES I IN AX IN AX A 0.7 0.770 8.6 9.6 B 0.240 0.260 6.0 6.60 0.4 0.8 3.69 4.69 0.0 0.02 0.38 0.3 F 0.040 0.070.02.78 G 0.00 BS 2.4 BS H 0.02 0.09.32 2.4 J 0.008 0.0 0.20 0.38 0. 0.3 2.92 3.43 L 0.300 BS 7.62 BS 0 0 0 0 N 0.0 0.039 0.39.0 SEATING PLANE 4 A 7 G 8 B P 7 PL 4 PL 0.2 (0.00) T B S A S SUFFIX PLASTI SOI PAAGE ASE 7A 03 ISSUE F 0.2 (0.00) B X 4 J F NOTES:. IENSIONING AN TOLEANING PE ANSI Y, 982. 2. ONTOLLING IENSION: ILLIETE. 3. IENSIONS A AN B O NOT INLUE OL POTUSION. 4. AXIU OL POTUSION 0. (0.006) PE SIE.. IENSION OES NOT INLUE ABA POTUSION. ALLOWABLE ABA POTUSION SHALL BE 0.27 (0.00) TOTAL IN EXESS OF THE IENSION AT AXIU ATEIAL ONITION. I A B F G J P ILLIETES IN AX 8. 8.7 3.80 4.00.3.7 0.3 0.49 0.40.2.27 BS 0.00 BS 0.2 0.008 0.2 0.004 7 0 6.20 0.228 0.0 0.00 0.9 0.0 0.80 0.2 INHES IN AX 0.337 0.344 0.0 0.7 0.04 0.068 0.04 0.09 0.06 0.049 0.009 0.009 7 0.244 0.09 OTOOLA 3 6 High Speed OS Logic ata L29 ev 6

4/74H64 otorola reserves the right to make changes without further notice to any products herein. otorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does otorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation coequential or incidental damages. Typical parameters can and do vary in different applicatio. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. otorola does not convey any licee under its patent rights nor the rights of others. otorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applicatio intended to support or sustain life, or for any other application in which the failure of the otorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use otorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold otorola and its officers, employees, subsidiaries, affiliates, and distributors harmless agait all claims, costs, damages, and expees, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that otorola was negligent regarding the design or manufacture of the part. otorola and are registered trademarks of otorola, Inc. otorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: USA/EUOPE: otorola Literature istribution; JAPAN: Nippon otorola Ltd.; Tatsumi SP JL, Toshikatsu Otsuki, P.O. Box 2092; Phoenix, Arizona 8036. 800 44 2447 6F Seibu Butsuryu enter, 3 4 2 Tatsumi oto u, Tokyo 3, Japan. 03 32 83 FAX: FAX0@email.sps.mot.com TOUHTONE (602) 244 6609 HONG ONG: otorola Semiconductors H.. Ltd.; 8B Tai Ping Industrial Park, INTENET: http://esign NET.com Ting ok oad, Tai Po, N.T., Hong ong. 82 26629298 High Speed OS Logic ata L29 ev 6 OELINE 4/74H64/ 3 7 OTOOLA

This datasheet has been download from: www.datasheetcatalog.com atasheets for electronics components.