---------------------------------QUINTA-FEIRA



Similar documents
IMPACT OF THE HALO REGION ON FLOATING BODY EFFECTS IN TRIPLE GATE FINFETS

Florianópolis, March 21, Elizabeth Wegner Karas Organizing Committee

Búzios, December 12, Jorge Zubelli Organizing Committee

CHANGING INTERNATIONAL INVESTMENT STRATEGIES: THE NEW FORMS OF FOREIGN INVESTMENT IN BRAZIL

J I C S. Volume 6 Number 1 March 2011 ISSN

SBSC Brazilian Symposium on Collaborative Systems

Architectures and Platforms

Example-driven Interconnect Synthesis for Heterogeneous Coarse-Grain Reconfigurable Logic

A Mixed-Signal System-on-Chip Audio Decoder Design for Education

Agenda. Michele Taliercio, Il circuito Integrato, Novembre 2001

7a. System-on-chip design and prototyping platforms

INTERNATIONAL CONFERENCE

Curriculum for a Master s Degree in ECE with focus on Mixed Signal SOC Design

SIM rd South Symposium on Microelectronics

System on Chip Design. Michael Nydegger

Fault Modeling. Why model faults? Some real defects in VLSI and PCB Common fault models Stuck-at faults. Transistor faults Summary

OPERATOR ALGEBRAS AND QUANTUM PHYSICS A Satellite Conference to the XVIII International Congress on Mathematical Physics.

ANNUAL AND EXTRAORDINARY GENERAL MEETING HELD ON APRIL 29 th, 2008.

Rapid System Prototyping with FPGAs

Verification of Triple Modular Redundancy (TMR) Insertion for Reliable and Trusted Systems

What is a System on a Chip?

Búzios, November 25, Jorge P. Zubelli Coordinator

Aims and Objectives. E 3.05 Digital System Design. Course Syllabus. Course Syllabus (1) Programmable Logic

Bahia, October 22, Paulo Varandas Organizing Committee

PROGRAMMABLE ANALOG INTEGRATED CIRCUIT FOR USE IN REMOTELY OPERATED LABORATORIES

REACTION Workshop Overview Porto, FEUP. Mário J. Silva IST/INESC-ID, Portugal REACTION

System-on. on-chip Design Flow. Prof. Jouni Tomberg Tampere University of Technology Institute of Digital and Computer Systems.

Digital Systems Design! Lecture 1 - Introduction!!

Technical Presentations. Arian Pasquali, FEUP, REACTION Data Collection Plataform David Batista, INESC-ID, Sematic Relations Extraction REACTION

DESIGN, FABRICATION AND ELETRICAL CHARACTERIZATION OF SOI FINFET TRANSISTORS

MANAGEMENT FUNDAMENTALS

Architectural Level Power Consumption of Network on Chip. Presenter: YUAN Zheng

Master Degree in Systems and Automation Engineering Engineering Department - Universidade Federal de Lavras

VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology

Introduction to Digital System Design

GEDAE TM - A Graphical Programming and Autocode Generation Tool for Signal Processor Applications

Funding and Human Resources

Enhancing Health and. Information Systems and Technologies for. Social Care. Reference. Polytechnic Institute of Leiria, Portugal

Testing of Digital System-on- Chip (SoC)

Microelectronics Students Group. Wi-Rex. Design of an Integrated Circuit for a Wireless Receiver

How To Fix A 3 Bit Error In Data From A Data Point To A Bit Code (Data Point) With A Power Source (Data Source) And A Power Cell (Power Source)

- Instituto Brasileiro de Política e Direito da Informática - IBDI

An Open Architecture through Nanocomputing

Design and Implementation of an On-Chip timing based Permutation Network for Multiprocessor system on Chip

Floating Point Fused Add-Subtract and Fused Dot-Product Units

STUDENT PROFILES M.TECH IN RADIO FREQUENCY DESIGN AND TECHNOLOGY

ESP-CV Custom Design Formal Equivalence Checking Based on Symbolic Simulation

FPGA Design of Reconfigurable Binary Processor Using VLSI

Value of IEEE s Online Collections

數 位 積 體 電 路 Digital Integrated Circuits

Basics of Simulation Technology (SPICE), Virtual Instrumentation and Implications on Circuit and System Design

Rail Brazil Tech Business Summit Location: Expo Center Norte November São Paulo

1st SEMESTER (beginning in September) Code Course Year ECTS Degree Lecturer Group(s) in English

Best Practises for LabVIEW FPGA Design Flow. uk.ni.com ireland.ni.com

Cray Gemini Interconnect. Technical University of Munich Parallel Programming Class of SS14 Denys Sobchyshak

State-of-Art (SoA) System-on-Chip (SoC) Design HPC SoC Workshop

A bachelor of science degree in electrical engineering with a cumulative undergraduate GPA of at least 3.0 on a 4.0 scale

UNIT 2 CLASSIFICATION OF PARALLEL COMPUTERS

Reconfigurable Architecture Requirements for Co-Designed Virtual Machines

Program. Program of the 10 th Meeting on Audio Engineering of the AESP (Ver. 1.1) Page. 1 of 5

Seeking Opportunities for Hardware Acceleration in Big Data Analytics

Systolic Computing. Fundamentals

J I C S. ournal of ntegrated ircuits and ystems. Volume 8 Number 1 ISSN March

LIGHT S.A. Corporate Taxpayer s ID (CNPJ/MF) No / Corporate Registry (NIRE) No PUBLICLY HELD COMPANY.

Introduction to System-on-Chip

JUDO th Académica s Treinos Formação: International Training Camp August - Coimbra. Over 400 Participants

JUDO !!!! !!!! 26 th Académica s. International Training Camp August - Coimbra. Over 400 Participants

What will I learn as an Electrical Engineering student?

High-Level Synthesis for FPGA Designs

NET SERVIÇOS DE COMUNICAÇÃO S.A. CORPORATE TAX ID (CNPJ) # / NIRE # PUBLICLY TRADED COMPANY

How To Design An Image Processing System On A Chip

Optimizing Configuration and Application Mapping for MPSoC Architectures

Eastern Washington University Department of Computer Science. Questionnaire for Prospective Masters in Computer Science Students

9/14/ :38

Presentation of Nova Doctoral School why, what for and how. João Crespo

Lesson 7: SYSTEM-ON. SoC) AND USE OF VLSI CIRCUIT DESIGN TECHNOLOGY. Chapter-1L07: "Embedded Systems - ", Raj Kamal, Publs.: McGraw-Hill Education

Parallel Computing. Benson Muite. benson.

2012/13 UEFA Champions League Disciplinary chart prior to the quarter-finals, second leg

Design of a High Speed Communications Link Using Field Programmable Gate Arrays

Management through the

MsC in Advanced Electronics Systems Engineering

MINUTES OF THE MEETING OF THE BOARD OF DIRECTORS HELD ON MARCH 19, 2013

Bachelor in Computer Science. Federal University of Goiás, UFG, Brasil. Year of degree: 1994.

The Gerdau Group operates with a team of professionals focused on the business and on the search for differentiated performances.

DataStorm: Large-Scale Data Management in Cloud Environments

8:50 Opening statement - Dr. Felipe José Fernández Coimbra (Head of the Department of Abdominal Surgery, Hospital A. C.

Búzios, December 5, Jorge Zubelli Organizing Committee

ARTiVIS Building a world wide community environment monitoring platform one prototype at a time

J I C S. ournal of ntegrated ircuits and ystems. Volume 5 Number 1 ISSN March

Master Degree in Systems and Automation Engineering Engineering Department - Universidade Federal de Lavras

Transcription:

Sessão 1A: Design Automation Tool - I - Chair: 07/05/2014-14:30 DSD Synthesis Based on Variable Intersection Graphs Vinicius Callegaro, Mayler Martins, Renato Ribas and Andre Reis ---------------------------------QUINTA-FEIRA - 07/05--------------------------------- Asynchronous Circuits and a Pipeline Controller Design: A review Frederico Butzke Automatic Design of an OTA based on Particle Swarm Optimization Robson Domanski, Alessandro Girardi and Leonardo Tomazine Improved Logic Synthesis for Memristive Stateful Logic Using Multi-Memristor Implication Felipe Marranghello, Vinicius Callegaro, Mayler Martins, Andre Reis and Renato Ribas A Study on the Automatic Synthesis of Layout with ASTRAN using FreePDK 45nm Gisell Moura, Adriel Ziesemer and Ricardo Reis Implementing Transistor Folding Technique in ASTRAN CAD Tool Gustavo Smaniotto, Leomar Rosa Jr., Felipe Marques, Adriel Ziesemer Jr. and Matheus Moreira Gate Clustering on Post Technology Mapping Netlist Calebe Conceicao and Ricardo Reis Sessão 2A: Design Automation Tool - II - Chair: 07/05/2014-16:30 Iterative Mapping Approach Using Simulated Annealing Technique on FlexMap Tool João Júnior Da Silva Machado, Julio Saraçol Domingues Junior, Leomar Soares Da Rosa Junior and Felipe de Souza Marques Evaluating Non-Series-Parallel Cells Concerning Area and Wirelength Aspects

Maicon Cardoso, Felipe Marques and Leomar Rosa Junior Series-Parallel Switch Network Generator for Read-Once Functions Lucas Carraro, Vinicius Callegaro, Renato Ribas and André Reis Non-Series-Parallel Network Catalog Generator Réges Eduardo Júnior Oberderfer, Vinicius Callegaro, André I. Reis and Renato P. Ribas Study on the Potential Simplification of a Customized Library Approach for Logical Synthesis Luciana Mendes Da Silva, Guilherme Bontorin and Ricardo Reis Applying Poisson equation with a quadratic approach to standard cell placement Mateus Fogaça, Guilherme Flach, Marcelo Johann, Paulo Francisco Butzen and Ricardo Reis Jezz: An Effective Legalization Algorithm for Minimum Displacement Julia Puget, Guilherme Flach, Marcelo Johann and Ricardo Reis Sessão 1B: Analog, RF, Mixed-Signal - Chair: 07/05/2014-14:30 Comparison among Algorithms for the Identification of Adaptive Memory Polynomial Predistorter Models Luis Schuartz and Eduardo Goncalves De Lima A Simplified Bi-dimensional Memory Polynomial Model for the Predistortion of Dual-band RF PAs Otávio Augusto Da Paixão Riba and Eduardo Goncalves De Lima MCML Standard Cell Library: topologies analysis Bruno Canal, Paulo Butzen, Renato Ribas and Eric Fabris Design of a Two-Stage Fully Differential Amplifier Through an Optimization-Based Methodology Arthur Oliveira, Paulo Comassetto de Aguirre and Alessandro Girardi

A 120s-time-constant 2nd order Butterworth low-pass Gm-C filter based on a novel Reverse Cascode topology Rafael Sanchotene and Cesar Rodrigues Neutrons Sensitivity Evaluation of Parallel Processors and Heterogeneous Systems Vinícius Fratin Netto, Daniel A. G. Oliveira, Paolo Rech and Ricardo Reis Testing a Fully Differential Amplifier for Catastrophic and Parametric Faults by Reusing the Common Mode Feedback Isis Bender, Guilherme Cardoso, Arthur Oliveira, Lucas Severo, Alessandro Girardi and Tiago Balen Sessão 2B: Modeling and Simulation - Chair: 07/05/2014-16:30 A Method for Hardware and Software Comparison of CRC-16 and FDCT Functions Rafael C. Schneider and Fábio L. L. Ramos Instruction-driven Timing CPU Model For Many-Core Systems Felipe Rosa, Ricardo Reis and Luciano Ost Izhikevich s Simple Model on FPGA Vitor Bandeira, Vivianne L. Costa, Guilherme Bontorin and Ricardo Reis Cooperative Cu-Level Rate Control Scheme for HEVC Volnei Mazui, Bruno Vizzotto and Sergio Bampi A Hardware Architecture for an HEVC Motion Compensation Luminance Interpolator Wagner Penny, Marcelo Porto, Luciano Agostini and Bruno Zatt Coupling the ARISE Tool to a SparcV8 Processor Michael Jordan and Mateus Rutzig Sub-22nm FinFETs: An Evalutation of the Physical Variability Impact Alexandra Lackmann Zimpeck, Cristina Meinhardt and Ricardo Reis

---------------------------------SEXTA-FEIRA - 08/05--------------------------------- Sessão 3A: Design Automation Tool, Digital Design and Verification and Test - Chair: 08/05/2014-14:30 Analyzing and Optimizing Cell-Internal Signal Electromigration Gracieli Posser, Vivek Mishra, Palkesh Jain, Ricardo Reis and Sachin S. Sapatnekar Desing Flow for Retiming: A Case Study on a Cryptographic Core Walter Lau Neto, Leonardo Rezende Juracy, Felipe Augusto Kuentzer, Matheus Trevisan Moreira and Alexandre de Morais Amory A Tool for Logic Validation and Timing Characterization of Sequential Circuits Renato M. Afonso, Cristina Meinhardt and Paulo Butzen A Tool to Estimate BTI Degradation in CMOS Gates Rafael Schivittz, Paulo F. Butzen and Cristina Meinhardt Reconfiguring Integrated Circuits with Focused Ion Beam Emmanuel Petitprez, Ronald Tararam, Saulo Jacobsen, Cristiano Krugand Marcelo Lubaszewski Int-Haar: Algebraic Simplifications In Order To Increase Performance And Exactitude of Haar Wavelet Transforms Vinícius Dos Santos, Alice Kozakevicius, Renata Reiser and Maurício Pilla Sessão 4A: Digital Design - Chair: 08/05/2015-16:30 Standard Cell Library Design and Validation: From Design to Prototyping Lauro Puricelli, Mauricio Altieri, Paulo Butzen, Renato Ribas and Eric Fabris Comparing Power Consumption of Butterflies from Radix-2 DIT FFT by Logic Synthesis Technologies Raphael Dornelles, Marlon S. Sigales, Mateus B. Fonseca and Eduardo A. C. Costa

Memory Organization of PAMPIUM I Aiming FPGA Implementation Leonardo Tomazine, Alian Engroff, Robson Domanski and Alessandro Girardi A Near-Threshold Standard Cell Library Design Methodology for 0.6um Technology Process Luís Henrique Reinicke, Paulo Francisco Butzen, Renato Perez Ribas and Eric Ericson Fabris Area and Power Optimization of MCM-Based approach Radix-2 64-point FFT João Guilherme Nizer Rahmeier, Sidinei Ghissoni and Eduardo C. Costa Adjusting Video Tiling to Available Resources in a Per-frame Basis in High Efficiency Video Coding Giovani Malossi, Daniel Palomino, Cláudio Diniz, Altamiro Susin and Sergio Bampi Design of a Control Module for the Radiation Pattern Optimization of Retrodirective Antenna Arrays Alian Engroff, Marcelo Magalhães, Aline O. Da Silva, Marcos Heckler and Alessandro Girardi Sessão 3B - SoC, NoC, Embedded Systems - Chair: 08/05/2015-14:30 Traffic Flow Analysis to Improve Latency in 3D NoC under Multiple Faulty TSVs Distribution Anelise Kologeski, Henrique C. Zanuz and Fernanda L. Kastensmidt Awake/Sleep Scoring Through Wavelet Analysis Associated to Decision Tree Algorithms Thiago Silveira, Alice Kozakevicius and Cesar Rodrigues Software Error-Detection Techniques with Reduced Overheads on Embedded Processors Eduardo Chielle, Gennaro Rodrigues, Fernanda Kastensmidt and Sergio Cuenca DSP Processors and Reconfigurable Computing performance comparison Luis Henrique Martins, Eduardo Nicola, Julio Cesar Ruzicki and Júlio Carlos Mattos Evaluation of GPU Memory Organization for Motion Estimation Algorithms Using OpenCL Mateus Melo, Henrique Maich, Luciano Agostini, Bruno Zatt and Marcelo Porto

High Throughput SAD Architecture for Quality HEVC Encoding Brunno Abreu, Mateus Grellert and Sergio Bampi Hardware Architecture Proposal for the High Dynamic Range Video Pre-Processing Alex Machado Borges, João Barth, Bruno Zatt, Luciano Agostini and Marcelo Schiavon Porto Sessão 4B - SoC, NoC, Embedded Systems - Chair: 08/05/2015-16:30 On the Reliability of Coarse and Fine Grain TMR Schemes in SRAM-based FPGAs under Single Event Upsets Lucas Antunes Tambara, Paolo Rech and Fernanda Lima Kastensmidt Analysis and Design of the TMR technique on Soft-Processor Anthony De La Cruz Ayvar, Jimmy Tarrillo Olano and Carlos Silva Cárdenas A Novel Frame-level Redundancy Scrubbing Technique for SRAM-based FPGAs Jorge Tonfat, Paolo Rech, Fernanda Kastensmidt and Ricardo Reis Small Delay Defect Investigation in Critical Path Delay with Multiple TSVs Carolina Metzler, Aida Todri-Sanial and Patrick Girard Signal Generator Design For BIST Kauê C. Campos, Renato P. Ribas, Eric E. Fabris and Paulo F. Butzen Post-Silicon Validation of an Automatically Generated Cell Library Chip Mauricio De Carvalho, Paulo Butzen, Renato Ribas and Eric Fabris Automatic Test Sequence Generation for Sequential Logic Validation Helder H. Avelar, Renato P. Ribas and Paulo F. Butzen