DDR SDRAM UDIMM MT8HTF647AY 5MB MT8HTF87AY GB MT8HTF567AY GB MT8HTF57AY 4GB 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Features Features 40-pin, unbuffered dual in-line memory module Fast data transfer rates: PC-6400, PC-5300, PC-400, or PC-300 5MB (64 Meg x 7), GB (8 Meg x 7), GB (56 Meg x 7), 4GB (5 Meg x 7) V DD = V D.8V V DDSPD =.7 3.6V JEDEC-standard.8V I/O (SSTL_8-compatible) Differential data strobe (S, S#) option 4n-bit prefetch architecture Multiple internal device banks for concurrent operation Programmable CAS latency (CL) Posted CAS additive latency (AL) WRITE latency = READ latency - t CK Programmable burst lengths (BL): 4 or 8 Adjustable data-output drive strength 64ms, 89-cycle refresh On-die termination (ODT) Serial presence detect (SPD) with EEPROM Gold edge contacts Dual rank Figure : 40-Pin UDIMM (MO-37 R/C G or RC/ B) Module Height: 30mm (.8in.) Options Marking Operating temperature Commercial (0 C T A +70 C) None Industrial ( 40 C T A +85 C) I Package 40-pin DIMM (lead-free) Y Frequency/CL.5ns @ CL = 5 (DDR-800) 3-80E.5ns @ CL = 6 (DDR-800) 3-800 3ns @ CL = 5 (DDR-667) -667 3.75ns @ CL = 4 (DDR-533-53E 5.0ns @ CL = 3 (DDR-400) -40E Notes:. Contact Micron for industrial temperature module offerings.. CL = CAS (READ) latency. 3. Not available only in 5MB module density. Table : Key Timing Parameters Speed Grade Industry Nomenclature Data Rate (MT/s) CL = 6 CL = 5 CL = 4 CL = 3-80E PC-6400 800 800 533 400.5.5 55-800 PC-6400 800 667 533 400 5 5 55-667 PC-5300 667 553 400 5 5 55-53E PC-400 553 400 5 5 55-40E PC-300 400 400 5 5 55 t RCD (ns) t RP (ns) t RC (ns) htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved. Products and specifications discussed herein are subject to change by Micron without notice.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Features Table : Addressing Parameter 5MB GB GB 4GB Refresh count 8K 8K 8K 8K Row address 8K A[:0] 6K A[3:0] 6K A[3:0] 3K A[4:0] Device bank address 4 BA[:0] 4 BA[:0] 8 BA[:0] 8 BA[:0] Device configuration 56Mb (3 Meg x 8) 5Mb (64 Meg x 8) Gb (8 Meg x 8) Gb (56 Meg x 8) Column address K A[9:0] K A[9:0] K A[9:0] K A[9:0] Module rank address S#[:0] S#[:0] S#[:0] S#[:0] Table 3: Part Numbers and Timing Parameters 5MB Modules Base device: MT47H3M8, 56Mb DDR SDRAM Part Number 3 Module Density Configuration Module Bandwidth Memory Clock/ Data Rate Clock Cycles (CL- t RCD- t RP) MT8HTF647A(I)Y-667 5MB 64 Meg x 7 5.3 GB/s 3.0ns/667 MT/s 5-5-5 MT8HTF647A(I)Y-53E 5MB 64 Meg x 7 4.3 GB/s 3.75ns/533 MT/s 4-4-4 MT8HTF647A(I)Y-40E_ 5MB 64 Meg x 7 3. GB/s 5.0ns/400 MT/s 3-3-3 Table 4: Part Numbers and Timing Parameters GB Modules Base device: MT47H64M8, 5Mb DDR SDRAM Part Number 3 Module Density Configuration Module Bandwidth Memory Clock/ Data Rate Clock Cycles (CL- t RCD- t RP) MT8HTF87A(I)Y-80E GB 8 Meg x 7 6.4 GB/s.5ns/800 MT/s 5-5-5 MT6HTF87A(I)Y-800 GB 8 Meg x 7 6.4 GB/s.5ns/800 MT/s 6-6-6 MT6HTF87A(I)Y-667 GB 8 Meg x 7 5.3 GB/s 3.0ns/667 MT/s 5-5-5 MT6HTF87A(I)Y-56E GB 8 Meg x 7 4.3 GB/s 3.75ns/533 MT/s 4-4-4 MT6HTF87A(I)Y-40E GB 8 Meg x 7 3. GB/s 5.0ns/400 MT/s 3-3-3 Table 5: Part Numbers and Timing Parameters GB Modules Base device: MT47H8M8, Gb DDR SDRAM Part Number 3 Module Density Configuration Module Bandwidth Memory Clock/ Data Rate Clock Cycles (CL- t RCD- t RP) MT6HTF567A(I)Y-80E GB 56 Meg x 7 6.4 GB/s.5ns/800 MT/s 5-5-5 MT6HTF567A(I)Y-800 GB 56 Meg x 7 6.4 GB/s.5ns/800 MT/s 6-6-6 MT6HTF567A(I)Y-667 GB 56 Meg x 7 5.3 GB/s 3.0ns/667 MT/s 5-5-5 MT6HTF567A(I)Y-53E GB 56 Meg x 7 4.3 GB/s 3.75ns/533 MT/s 4-4-4 MT6HTF567A(I)Y-40E GB 56 Meg x 7 3. GB/s 5.0ns/400 MT/s 3-3-3 htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Features Table 6: Part Numbers and Timing Parameters 4GB Modules Base device: MT47H56M8, Gb DDR SDRAM Part Number 3 Module Density Configuration Module Bandwidth Memory Clock/ Data Rate Clock Cycles (CL- t RCD- t RP) MT6HTF57A(I)Y-667 4GB 5 Meg x 64 5.3 GB/s 3.0ns/667 MT/s 5-5-5 MT6HTF57A(I)Y-53E 4GB 5 Meg x 64 4.3 GB/s 3.75ns/533 MT/s 6-6-6 MT6HTF57A(I)Y-667 4GB 5 Meg x 7 5.3 GB/s 3.0ns/667 MT/s 5-5-5 MT6HTF57A(I)Y-53E 4GB 5 Meg x 7 4.3 GB/s 3.75ns/533 MT/s 4-4-4 MT6HTF57A(I)Y-40E 4GB 5 Meg x 7 3. GB/s 5.0ns/400 MT/s 3-3-3 Notes:. Contact factory for availability.. The data sheet for the base device can be found on Micron s Web site. 3. All part numbers end with a two-place code (not shown) that designates component and PCB revisions. Consult factory for current revision codes. Example: MT8HTF87AY-667D4. htf8c64_8_56_5x7ay Rev. I 3/0 EN 3 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Pin Assignments Pin Assignments Table 7: Pin Assignments 40-Pin UDIMM Front 40-Pin UDIMM Back Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol V REF 3 9 6 A4 9 V SS V SS 5 V SS 8 V D DM5 V SS 3 V SS 6 V D 9 S5# 4 5 8 8 A3 NC 3 0 33 4 63 A 93 S5 3 5 53 9 83 A 3 V SS 4 34 5 64 V DD 94 V SS 4 V SS 54 V SS 84 V DD 4 46 5 V SS 35 V SS 65 V SS 95 4 5 DM0 55 DM3 85 CK0 5 47 6 S0# 36 S3# 66 V SS 96 43 6 NC 56 NC 86 CK0# 6 V SS 7 S0 37 S3 67 V DD 97 V SS 7 V SS 57 V SS 87 V DD 7 5 8 V SS 38 V SS 68 NC 98 48 8 6 58 30 88 A0 8 53 9 39 6 69 V DD 99 49 9 7 59 3 89 V DD 9 V SS 0 3 40 7 70 A0 00 V SS 30 V SS 60 V SS 90 BA 0 CK V SS 4 V SS 7 BA0 0 SA 3 6 NC 9 V D CK# 8 4 NC 7 V D 0 NC 3 3 6 NC 9 RAS# V SS 3 9 43 NC 73 WE# 03 V SS 33 V SS 63 V SS 93 S0# 3 DM6 4 V SS 44 V SS 74 CAS# 04 S6# 34 DM 64 NC 94 V D 4 NC 5 S# 45 NC 75 V D 05 S6 35 NC 65 NC 95 ODT0 5 V SS 6 S 46 NC 76 S# 06 V SS 36 V SS 66 V SS 96 NC/A3 3 6 54 7 V SS 47 V SS 77 ODT 07 50 37 CK 67 NC 97 V DD 7 55 8 NC 48 NC 78 V D 08 5 38 CK# 68 NC 98 V SS 8 V SS 9 NC 49 NC 79 V SS 09 V SS 39 V SS 69 V SS 99 36 9 60 0 V SS 50 V SS 80 3 0 56 40 4 70 V D 00 37 30 6 0 5 V D 8 33 57 4 5 7 CKE 0 V SS 3 V SS 5 CKE0 8 V SS V SS 4 V SS 7 V DD 0 DM4 3 DM7 3 V SS 53 V DD 83 S4# 3 S7# 43 0 73 NC 03 NC 33 NC 4 6 54 NC/BA 84 S4 4 S7 44 74 NC/A4 04 V SS 34 V SS 5 7 55 NC 85 V SS 5 V SS 45 V SS 75 V D 05 38 35 6 6 V SS 56 V D 86 34 6 58 46 DM 76 A 06 39 36 63 7 S# 57 A 87 35 7 59 47 NC 77 A9 07 V SS 37 V SS 8 S 58 A7 88 V SS 8 V SS 48 V SS 78 V DD 08 44 38 V DDSPD 9 V SS 59 V DD 89 40 9 SDA 49 79 A8 09 45 39 SA0 30 8 60 A5 90 4 0 SCL 50 3 80 A6 0 V SS 40 SA Notes:. Pin 54 is NC for 5MB and GB, or BA for GB and 4GB.. Pin 74 is NC for 5MB, GB, and GB, or A4 for 4GB. 3. Pin 96 is NC for 5MB, or A3 for GB, GB, and 4GB. htf8c64_8_56_5x7ay Rev. I 3/0 EN 4 003 Micron Technology, Inc. All rights reserved.
Pin Descriptions Table 8: Pin Descriptions Symbol Type Description The pin description table below is a comprehensive list of all possible pins for all DDR modules. All pins listed may not be supported on this module. See Pin Assignments for information specific to this module. Ax Input Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A0) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A0 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A0 LOW, bank selected by BAx) or all banks (A0 HIGH). The address inputs also provide the op-code during a LOAD MODE command. See the Pin Assignments Table for density-specific addressing information. BAx Input Bank address inputs: Define the device bank to which an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA define which mode register (MR0, MR, MR, and MR3) is loaded during the LOAD MODE command. CKx, CK#x Input Clock: Differential clock inputs. All control, command, and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. CKEx Input Clock enable: Enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DDR SDRAM. DMx, Input Data mask (x8 devices only): DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with that input data, during a write access. Although DM pins are input-only, DM loading is designed to match that of the and S pins. ODTx Input On-die termination: Enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR SDRAM. When enabled in normal operation, ODT is only applied to the following pins:, S, S#, DM, and CB. The ODT input will be ignored if disabled via the LOAD MODE command. Par_In Input Parity input: Parity bit for Ax, RAS#, CAS#, and WE#. RAS#, CAS#, WE# Input Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being entered. RESET# Input Reset: Asynchronously forces all registered outputs LOW when RESET# is LOW. This signal can be used during power-up to ensure that CKE is LOW and are High-Z. S#x Input Chip select: Enables (registered LOW) and disables (registered HIGH) the command decoder. SAx Input Serial address inputs: Used to configure the SPD EEPROM address range on the I C bus. SCL Input Serial clock for SPD EEPROM: Used to synchronize communication to and from the SPD EEPROM on the I C bus. CBx I/O Check bits. Used for system error detection and correction. x I/O Data input/output: Bidirectional data bus. Sx, S#x I/O 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Pin Descriptions Data strobe: Travels with the and is used to capture at the DRAM or the controller. Output with read data; input with write data for source synchronous operation. S# is only used when differential data strobe mode is enabled via the LOAD MODE command. htf8c64_8_56_5x7ay Rev. I 3/0 EN 5 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Pin Descriptions Table 8: Pin Descriptions (Continued) Symbol Type Description SDA I/O Serial data: Used to transfer addresses and data into and out of the SPD EEPROM on the I C bus. RSx, RS#x Err_Out# Output Output (open drain) Redundant data strobe (x8 devices only): RS is enabled/disabled via the LOAD MODE command to the extended mode register (EMR). When RS is enabled, RS is output with read data only and is ignored during write data. When RS is disabled, RS becomes data mask (see DMx). RS# is only used when RS is enabled and differential data strobe mode is enabled. Parity error output: Parity error found on the command and address bus. V DD /V D Supply Power supply:.8v ±0.V. The component V DD and V D are connected to the module V DD. V DDSPD Supply SPD EEPROM power supply:.7 3.6V. V REF Supply Reference voltage: V DD /. V SS Supply Ground. NC No connect: These pins are not connected on the module. NF No function: These pins are connected within the module, but provide no functionality. NU Not used: These pins are not used in specific module configurations/operations. RFU Reserved for future use. htf8c64_8_56_5x7ay Rev. I 3/0 EN 6 003 Micron Technology, Inc. All rights reserved.
Functional Block Diagram 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Functional Block Diagram Figure : Functional Block Diagram S# S0# V SS V SS S0# S0 DM0 S4# S4 DM4 0 3 4 5 6 7 DM CS# S S# U DM CS# S S# U9 3 33 34 35 36 37 38 39 DM CS# S S# DM CS# S S# U6 U4 S# S DM S5# S5 DM5 DM CS# S S# DM CS# S S# DM CS# S S# DM CS# S S# 8 9 0 3 4 5 U U8 40 4 4 43 44 45 46 47 U7 U3 S# S DM S6# S6 DM6 DM CS# S S# DM CS# S S# DM CS# S S# DM CS# S S# 6 7 8 9 0 3 U3 U7 48 49 50 5 5 53 54 55 U8 U S3# S3 DM3 S7# S7 DM7 DM CS# S S# DM CS# S S# DM CS# S S# DM CS# S S# 4 5 6 7 8 9 30 3 U4 U6 56 57 58 59 60 6 6 63 U9 U S8# S8 DM8 CB0 CB CB CB3 CB4 CB5 CB6 CB7 DM CS# S S# DM CS# S S# U5 U5 SCL U0 SPD EEPROM WP A0 A A SA0 V SS SA SA SDA CK0 CK0# CK CK# CK CK# DDR SDRAM x 6 DDR SDRAM x 6 DDR SDRAM x 6 BA[/:0] A[4/3/:0] RAS# CAS# WE# CKE0 BA[/:0]: DDR SDRAM A[4/3/:0]: DDR SDRAM RAS#: DDR SDRAM CAS#: DDR SDRAM WE#: DDR SDRAM CKE0: DDR SDRAM U U9 V DDSPD V DD /V D V REF SPD EEPROM DDR SDRAM DDR SDRAM CKE V SS CKE: DDR SDRAM U U9 V SS DDR SDRAM ODT0 ODT V SS V SS V SS ODT0: DDR SDRAM U U9 ODT: DDR SDRAM U U9 htf8c64_8_56_5x7ay Rev. I 3/0 EN 7 003 Micron Technology, Inc. All rights reserved.
General Description DDR SDRAM modules are high-speed, CMOS dynamic random access memory modules that use internally configured 4 or 8-bank DDR SDRAM devices. DDR SDRAM modules use DDR architecture to achieve high-speed operation. DDR architecture is essentially a 4n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR SDRAM module effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. DDR modules use two sets of differential signals: S, S# to capture data and CK and CK# to capture commands, addresses, and control signals. Differential clocks and data strobes ensure exceptional noise immunity for these signals and provide precise crossing points to capture input signals. A bidirectional data strobe (S, S#) is transmitted externally, along with data, for use in data capture at the receiver. S is a strobe transmitted by the DDR SDRAM device during READs and by the memory controller during WRITEs. S is edge-aligned with data for READs and center-aligned with data for WRITEs. DDR SDRAM modules operate from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of S, and output data is referenced to both edges of S, as well as to both edges of CK. Serial Presence-Detect EEPROM Operation 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM General Description DDR SDRAM modules incorporate serial presence-detect. The SPD data is stored in a 56-byte EEPROM. The first 8 bytes are programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 8 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device occur via a standard I C bus using the DIMM s SCL (clock) SDA (data), and SA (address) pins. Write protect (WP) is connected to V SS, permanently disabling hardware write protection. htf8c64_8_56_5x7ay Rev. I 3/0 EN 8 003 Micron Technology, Inc. All rights reserved.
Electrical Specifications Table 9: Absolute Maximum Ratings Stresses greater than those listed may cause permanent damage to the module. This is a stress rating only, and functional operation of the module at these or any other conditions outside those indicated in the device data sheet are not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. Symbol Parameter Min Max Units V DD /V D V DD /V D supply voltage relative to V SS 0.5.3 V V IN, V OUT Voltage on any pin relative to V SS 0.5.3 V I I Input leakage current; Any input 0V V IN V DD ; V REF input 0V V IN 0.95V; (All other pins not under test = 0V) I OZ Output leakage current; 0V V OUT ; and ODT are disabled Address inputs, RAS#, CAS#, WE#, BA 90 90 µa S#, CKE, ODT 45 45 CK, CK# 30 30 DM 0 0, S, S# 0 0 µa I VREF V REF leakage current; V REF = valid V REF level 36 36 µa T C 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Electrical Specifications DDR SDRAM component operating temperature Commercial 0 85 C Industrial 40 95 C T A Module ambient operating temperature Commercial 0 70 C Industrial 40 85 C Notes:. The refresh rate is required to double when T C exceeds 85 C.. For further information, refer to technical note TN-00-08: "Thermal Applications," available on Micron s Web site. htf8c64_8_56_5x7ay Rev. I 3/0 EN 9 003 Micron Technology, Inc. All rights reserved.
DRAM Operating Conditions 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM DRAM Operating Conditions Recommended AC operating conditions are given in the DDR component data sheets. Component specifications are available on Micron's Web site. Module speed grades correlate with component speed grades. Table 0: Module and Component Speed Grades DDR components may exceed the listed module speed grades; module may not be available in all listed speed grades Module Speed Grade Design Considerations Component Speed Grade -GA -87E -80E -5E -800-5 -667-3 -53E -37E -40E -5E Simulations Micron memory modules are designed to optimize signal integrity through carefully designed terminations, controlled board impedances, routing topologies, trace length matching, and decoupling. However, good signal integrity starts at the system level. Micron encourages designers to simulate the signal characteristics of the system's memory bus to ensure adequate signal integrity of the entire memory system. Power Operating voltages are specified at the DRAM, not at the edge connector of the module. Designers must account for any system voltage drops at anticipated power levels to ensure the required supply voltage is maintained. htf8c64_8_56_5x7ay Rev. I 3/0 EN 0 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications I DD Specifications Table : DDR I DD Specifications and Conditions 5MB Values shown for MT47H3M8 DDR SDRAM only and are computed from values specified in the 56Mb (3 Meg x 8) component data sheet Parameter Symbol -667-53E -40E Units Operating one bank active-precharge current: t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching I DD0 855 765 70 ma I DD 945 855 80 ma Operating one bank active-read-precharge current: I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data pattern is same as I DD4W Precharge power-down current: All device banks idle; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Precharge quiet standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating Precharge standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching Active power-down current: All device banks open; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Fast PDN exit MR[] = 0 Slow PDN exit MR[] = Active standby current: All device banks open; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Operating burst write current: All device banks open; Continuous burst writes; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating burst read current: All device banks open; Continuous burst read, I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Burst refresh current: t CK = t CK (I DD ); REFRESH command at every t RFC (I DD ) interval; CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Self refresh current: CK and CK# at 0V; CKE 0.V; Other control and address bus inputs are floating; Data bus inputs are floating I DDP 90 90 90 ma I DDQ 70 630 450 ma I DDN 70 630 540 ma I DD3P 540 450 360 ma 08 08 08 I DD3N 900 70 540 ma I DD4W 755 485 70 ma I DD4R 665 395 080 ma I DD5 340 3060 970 ma I DD6 90 90 90 ma htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table : DDR I DD Specifications and Conditions 5MB (Continued) Values shown for MT47H3M8 DDR SDRAM only and are computed from values specified in the 56Mb (3 Meg x 8) component data sheet Parameter Symbol -667-53E -40E Units Operating bank interleave read current: All device banks interleaving reads; I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = t RCD (I DD ) - t CK (I DD ); t CK = t CK (I DD ), t RC = t RC (I DD ), t RRD = t RRD (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching I DD7 95 05 5 ma Notes:. Value calculated as one module rank in this operating condition; all other module ranks in I DDP (CKE LOW) mode.. Value calculated reflects all module ranks in this operating condition. htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table : DDR I DD Specifications and Conditions GB Values shown for MT47H64M8 DDR SDRAM only and are computed from values specified in the 5Mb (64 Meg x 8) component data sheet Parameter Operating one bank active-precharge current: t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating one bank active-read-precharge current: I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data pattern is same as I DD4W Precharge power-down current: All device banks idle; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Precharge quiet standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating Precharge standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching Active power-down current: All device banks open; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Fast PDN exit MR[] = 0 Slow PDN exit MR[] = Active standby current: All device banks open; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Operating burst write current: All device banks open; Continuous burst writes; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating burst read current: All device banks open; Continuous burst read, I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Burst refresh current: t CK = t CK (I DD ); REFRESH command at every t RFC (I DD ) interval; CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Self refresh current: CK and CK# at 0V; CKE 0.V; Other control and address bus inputs are floating; Data bus inputs are floating Symbol -80E/ -800-667 -53E -40E Units I DD0 963 873 783 783 ma I DD 098 008 98 873 ma I DDP 6 6 6 6 ma I DDQ 900 80 70 630 ma I DDN 990 900 80 70 ma I DD3P 70 630 540 450 ma 6 6 6 6 I DD3N 60 70 990 80 ma I DD4W 88 593 33 098 ma I DD4R 908 683 368 098 ma I DD5 440 340 3060 970 ma I DD6 6 6 6 6 ma htf8c64_8_56_5x7ay Rev. I 3/0 EN 3 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table : DDR I DD Specifications and Conditions GB (Continued) Values shown for MT47H64M8 DDR SDRAM only and are computed from values specified in the 5Mb (64 Meg x 8) component data sheet Parameter Operating bank interleave read current: All device banks interleaving reads; I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = t RCD (I DD ) - t CK (I DD ); t CK = t CK (I DD ), t RC = t RC (I DD ), t RRD = t RRD (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching Symbol -80E/ -800-667 -53E -40E Units I DD7 763 3 088 043 ma Notes:. Value calculated as one module rank in this operating condition; all other module ranks in I DDP (CKE LOW) mode.. Value calculated reflects all module ranks in this operating condition. htf8c64_8_56_5x7ay Rev. I 3/0 EN 4 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 3: DDR I DD Specifications and Conditions (Die Revision A) GB Values shown for MT47H8M8 DDR SDRAM only and are computed from values specified in the Gb (8 Meg x 8) component data sheet Parameter Operating one bank active-precharge current: t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating one bank active-read-precharge current: I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data pattern is same as I DD4W Precharge power-down current: All device banks idle; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Precharge quiet standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating Precharge standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching Active power-down current: All device banks open; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Fast PDN exit MR[] = 0 Slow PDN exit MR[] = Active standby current: All device banks open; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Operating burst write current: All device banks open; Continuous burst writes; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating burst read current: All device banks open; Continuous burst read, I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Burst refresh current: t CK = t CK (I DD ); REFRESH command at every t RFC (I DD ) interval; CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Self refresh current: CK and CK# at 0V; CKE 0.V; Other control and address bus inputs are floating; Data bus inputs are floating Symbol -80E/ -800-667 -53E -40E Units I DD0 963 873 783 693 ma I DD 053 963 98 873 ma I DDP 6 6 6 6 ma I DDQ 70 990 738 630 ma I DDN 60 080 80 70 ma I DD3P 80 70 630 630 ma 5 5 5 5 I DD3N 350 60 990 80 ma I DD4W 78 503 33 053 ma I DD4R 773 503 368 053 ma I DD5 5040 4680 4500 3960 ma I DD6 6 6 6 6 ma htf8c64_8_56_5x7ay Rev. I 3/0 EN 5 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 3: DDR I DD Specifications and Conditions (Die Revision A) GB (Continued) Values shown for MT47H8M8 DDR SDRAM only and are computed from values specified in the Gb (8 Meg x 8) component data sheet Parameter Operating bank interleave read current: All device banks interleaving reads; I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = t RCD (I DD ) - t CK (I DD ); t CK = t CK (I DD ), t RC = t RC (I DD ), t RRD = t RRD (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching Symbol -80E/ -800-667 -53E -40E Units I DD7 3078 763 763 403 ma Notes:. Value calculated as one module rank in this operating condition; all other module ranks in I DDP (CKE LOW) mode.. Value calculated reflects all module ranks in this operating condition. htf8c64_8_56_5x7ay Rev. I 3/0 EN 6 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 4: DDR I DD Specifications and Conditions (Die Revision E) GB Values shown for MT47H8M8 DDR SDRAM only and are computed from values specified in the Gb (8 Meg x 8) component data sheet Parameter Operating one bank active-precharge current: t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating one bank active-read-precharge current: I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data pattern is same as I DD4W Precharge power-down current: All device banks idle; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Precharge quiet standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating Precharge standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching Active power-down current: All device banks open; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Fast PDN exit MR[] = 0 Slow PDN exit MR[] = Active standby current: All device banks open; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Operating burst write current: All device banks open; Continuous burst writes; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating burst read current: All device banks open; Continuous burst read, I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Burst refresh current: t CK = t CK (I DD ); REFRESH command at every t RFC (I DD ) interval; CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Self refresh current: CK and CK# at 0V; CKE 0.V; Other control and address bus inputs are floating; Data bus inputs are floating Symbol -80E/ -800-667 -53E -40E Units I DD0 873 88 693 693 ma I DD 053 963 98 873 ma I DDP 6 6 6 6 ma I DDQ 900 70 70 630 ma I DDN 900 70 70 630 ma I DD3P 70 540 540 540 ma 80 80 80 80 I DD3N 080 990 80 70 ma I DD4W 503 78 88 008 ma I DD4R 503 78 88 008 ma I DD5 430 3780 3780 3690 ma I DD6 6 6 6 6 ma htf8c64_8_56_5x7ay Rev. I 3/0 EN 7 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 4: DDR I DD Specifications and Conditions (Die Revision E) GB (Continued) Values shown for MT47H8M8 DDR SDRAM only and are computed from values specified in the Gb (8 Meg x 8) component data sheet Parameter Operating bank interleave read current: All device banks interleaving reads; I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = t RCD (I DD ) - t CK (I DD ); t CK = t CK (I DD ), t RC = t RC (I DD ), t RRD = t RRD (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching Symbol -80E/ -800-667 -53E -40E Units I DD7 3078 583 493 403 ma Notes:. Value calculated as one module rank in this operating condition; all other module ranks in I DDP (CKE LOW) mode.. Value calculated reflects all module ranks in this operating condition. htf8c64_8_56_5x7ay Rev. I 3/0 EN 8 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 5: DDR I DD Specifications and Conditions 4GB Values shown for MT47H56M8 DDR SDRAM only and are computed from values specified in the Gb (56 Meg x 8) component data sheet Parameter Operating one bank active-precharge current: t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating one bank active-read-precharge current: I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RC = t RC (I DD ), t RAS = t RAS MIN (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data pattern is same as I DD4W Precharge power-down current: All device banks idle; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Precharge quiet standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating Precharge standby current: All device banks idle; t CK = t CK (I DD ); CKE is HIGH, S# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching Active power-down current: All device banks open; t CK = t CK (I DD ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating Fast PDN exit MR[] = 0 Slow PDN exit MR[] = Active standby current: All device banks open; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Operating burst write current: All device banks open; Continuous burst writes; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Operating burst read current: All device banks open; Continuous burst read, I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = 0; t CK = t CK (I DD ), t RAS = t RAS MAX (I DD ), t RP = t RP (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are switching; Data bus inputs are switching Burst refresh current: t CK = t CK (I DD ); REFRESH command at every t RFC (I DD ) interval; CKE is HIGH, S# is HIGH between valid commands; Other control and address bus inputs are switching; Data bus inputs are switching Self refresh current: CK and CK# at 0V; CKE 0.V; Other control and address bus inputs are floating; Data bus inputs are floating Symbol -80E/ -800-667 -53E -40E Units I DD0 5 990 900 900 ma I DD 575 395 035 035 ma I DDP 80 80 80 80 ma I DDQ 70 990 80 70 ma I DDN 60 080 900 80 ma I DD3P 80 70 630 540 ma 5 5 5 5 I DD3N 70 990 80 70 ma I DD4W 70 440 60 5 ma I DD4R 800 60 440 350 ma I DD5 5400 5040 4680 4500 ma I DD6 80 80 80 80 ma htf8c64_8_56_5x7ay Rev. I 3/0 EN 9 003 Micron Technology, Inc. All rights reserved.
5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM I DD Specifications Table 5: DDR I DD Specifications and Conditions 4GB (Continued) Values shown for MT47H56M8 DDR SDRAM only and are computed from values specified in the Gb (56 Meg x 8) component data sheet Parameter Operating bank interleave read current: All device banks interleaving reads; I OUT = 0mA; BL = 4, CL = CL (I DD ), AL = t RCD (I DD ) - t CK (I DD ); t CK = t CK (I DD ), t RC = t RC (I DD ), t RRD = t RRD (I DD ), t RCD = t RCD (I DD ); CKE is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching Symbol -80E/ -800-667 -53E -40E Units I DD7 3600 350 745 745 ma Notes:. Value calculated as one module rank in this operating condition; all other module ranks in I DDP (CKE LOW) mode.. Value calculated reflects all module ranks in this operating condition. htf8c64_8_56_5x7ay Rev. I 3/0 EN 0 003 Micron Technology, Inc. All rights reserved.
Serial Presence-Detect Table 6: SPD EEPROM Operating Conditions 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Serial Presence-Detect For the latest SPD data, refer to Micron's SPD page: www.micron.com/spd. Parameter/Condition Symbol Min Max Units Supply voltage V DDSPD.7 3.6 V Input high voltage: logic ; All inputs V IH V DDSPD 0.7 V DDSPD + 0.5 V Input low voltage: logic 0; All inputs V IL 0.6 V DDSPD 0.3 V Output low voltage: I OUT = 3mA V OL 0.4 V Input leakage current: V IN = GND to V DD I LI 0. 3 µa Output leakage current: V OUT = GND to V DD I LO 0.05 3 µa Standby current I SB.6 4 µa Power supply current, READ: SCL clock frequency = 00 khz I CCR 0.4 ma Power supply current, WRITE: SCL clock frequency = 00 khz I CCW 3 ma Table 7: SPD EEPROM AC Operating Conditions Parameter/Condition Symbol Min Max Units Notes SCL LOW to SDA data-out valid t AA 0. 0.9 µs Time bus must be free before a new transition can start t BUF.3 µs Data-out hold time t DH 00 ns SDA and SCL fall time t F 300 ns SDA and SCL rise time t R 300 ns Data-in hold time t HD:DAT 0 µs Start condition hold time t HD:STA 0.6 µs Clock HIGH period t HIGH 0.6 µs Noise suppression time constant at SCL, SDA inputs t I 50 µs Clock LOW period t LOW.3 µs SCL clock frequency t SCL 400 khz Data-in setup time t SU:DAT 00 ns Start condition setup time t SU:STA 0.6 µs 3 Stop condition setup time t SU:STO 0.6 µs WRITE cycle time t WRC 0 ms 4 Notes:. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = and the falling or rising edge of SDA.. This parameter is sampled. 3. For a restart condition or following a WRITE cycle. 4. The SPD EEPROM WRITE cycle time ( t WRC) is the time from a valid stop condition of a write sequence to the end of the EEPROM internal ERASE/PROGRAM cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pullup resistance, and the EEPROM does not respond to its slave address. htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved.
Module Dimensions 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Module Dimensions Figure 3: 40-Pin DDR UDIMM FRONT VIEW 33.5 (5.56) 33. (5.44) 4.0 (0.57) MAX.0 (0.079) R (4X) U U U3 U4 U5 U6 U7 U8 U9 30.5 (.) 9.85 (.75).5 (0.098) D (X) U0 7.78 (0.7) TYP.3 (0.09) TYP. (0.087) TYP.0 (0.039) TYP PIN.0 (0.039) TYP 70.66 (.78) TYP 0.8 (0.03) TYP 0.75 (0.03) R 0.0 (0.394) TYP PIN 0 0.054 (.37) 0.046 (.7) 3.0 (4.840) TYP 45 (4X) BACK VIEW U U U3 U4 U5 U6 U7 U8 U9 3.04 (0.97) TYP PIN 40 PIN 5.0 (0.97) TYP 55.0 (.65) TYP 63.0 (.48) TYP Notes:. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.. The dimensional diagram is for reference only. Refer to the JEDEC MO document for additional design dimensions. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 08-368-3900 www.micron.com/productsupport Customer Comment Line: 800-93-499 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur. htf8c64_8_56_5x7ay Rev. I 3/0 EN 003 Micron Technology, Inc. All rights reserved.