DOUBLE DATA RATE (DDR) SDRAM
|
|
|
- Colleen Hampton
- 9 years ago
- Views:
Transcription
1 DOUBLE DATA RATE (DDR) SDRAM 256Mb: x8, x6 DDR 4 SDRAM Addendum MT46V32M8 8 MEG X 8 X 4 BANKS MT46V6M6 4 MEG X 6 X 4 BANKS For the latest data sheet revisions, please refer to the Micron Website: Features 2 MHz Clock, 4 Mb/s/p data rate Low Latency DDR4B (333) VDD = +2.6V ±.V VDDQ = +2.6V ±.V Bidirectional data strobe (DQS) transmitted/ received with data, i.e., sourcesynchronous data capture Internal, pipelined doubledatarate (DDR) architecture; two data accesses per clock cycle Differential clock inputs (CK and CK#) Commands entered on each positive CK edge DQS edgealigned with data for READs; centeraligned with data for WRITEs DLL to align DQ and DQS transitions with CK Four internal banks for concurrent operation Data mask (DM) for masking write data Programmable burst lengths: 2, 4, or 8 Concurrent Auto Precharge option supported Auto Refresh and Self Refresh Modes t RAS lockout ( t RAP = t RCD) OPTIONS Marking Configuration 32 Meg x 8 (8 Meg x 8 x 4 banks) 32M8 6 Meg x 6 (4 Meg x 6 x 4 banks) 6M6 Plastic Package 66Pin TSOP TG (4mil with.65mm pin pitch) 66Pin TSOP Leadfree P (4mil with.65mm pin pitch) Timing Cycle Time CL = 3 () 5B Self Refresh Standard none NOTE:. Supports PC32 modules with 333 timing General Description The DDR4 SDRAM is a highspeed CMOS, dynamic randomaccess memory that operates at a frequency of 2 MHz (tck=5ns) with a peak data transfer rate of 4Mb/s/p. DDR4 continues to use the JEDEC standard SSTL_2 interface and the 2nprefetch architecture. The base Micron 256Mb data sheet provides full specifications and functionality unless specified herein. This addendum data sheet concentrates on the critical parameters and key differences required to support the enhanced DDR4 speeds. Table : Configuration ARCHITECTURE 32 MEG X 8 6 MEG X 6 Configuration 8 Meg x 8 x 4 banks 4 Meg x 6 x 4 banks Refresh Count 8K 8K Row Addressing 8K (AA2) 8K (AA2) Bank Addressing 4 (BA, BA) 4 (BA, BA) Column Addressing K (AA9) 52 (AA8) Table 2: SPEED GRADE Key Timing Parameters CLOCK RATE CL = 3 DATAOUT WINDOW 2 5B 2 MHz.6ns ±7ps +4ps NOTE:. CL = CAS (Read) Latency 2. With a 5/5 clock duty cycle ACCESS WINDOW DQSDQ SKEW 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 23 Micron Technology, Inc. All rights reserved. PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFEREE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON S PRODUCTION DATA SHEET SPECIFICATIONS.
2 256Mb: x8, x6 DDR 4 SDRAM Addendum Figure : 66pin TSOP Package Dimension PIN # ID..65 TYP ±.8.32 ±.75 TYP DETAIL A GAGE PLANE.2 MAX.7.6 ± TYP.5 ±.. (2X).76 ± SEE DETAIL A Figure 2: 66pin TSOP Package Pin Assignment x8 x6 VDD VDD DQ DQ VDDQ VDDQ DQ DQ DQ2 Q VssQ DQ3 DQ2 DQ4 VDDQ VDDQ DQ5 DQ3 DQ6 Q VssQ DQ7 VDDQ VDDQ LDQS VDD VDD DNU DNU LDM WE# WE# CAS# CAS# RAS# RAS# CS# CS# BA BA BA BA A/AP A/AP A A A A A2 A2 A3 A3 VDD VDD x6 DQ5 Q DQ4 DQ3 VDDQ DQ2 DQ Q DQ DQ9 VDDQ DQ8 Q UDQS DNU VREF UDM CK# CK CKE A2 A A9 A8 A7 A6 A5 A4 x8 DQ7 Q DQ6 VDDQ DQ5 Q DQ4 VDDQ Q DQS DNU VREF DM CK# CK CKE A2 A A9 A8 A7 A6 A5 A4 NOTE:. All dimensions in millimeters. 2. Package width and length do not include mold protrusion; allowable mold protrusion is.25mm per side. 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 2 23 Micron Technology, Inc. All rights reserved.
3 Table 3: Pin Descriptions 256Mb: x8, x6 DDR 4 SDRAM Addendum PIN NUMBERS SYMBOL TYPE DESCRIPTION 45, 46 CK, CK# Input Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS) is referenced to the crossings of CK and CK#. 44 CKE Input Clock Enable: CKE HIGH activates and CKE LOW deactivates the internal clock, input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWERDOWN and SELF REFRESH operations (all banks idle), or ACTIVE POWERDOWN (row ACTIVE in any bank). CKE is synchronous for POWERDOWN entry and exit, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit and for disabling the outputs. CKE must be maintained HIGH throughout read and write accesses. Input buffers (excluding CK, CK#, and CKE) are disabled during POWERDOWN. Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is an SSTL_2 input but will detect an LVCMOS LOW level after VDD is applied and until CKE is first brought high. After CKE is brought high it becomes an SSTL_2 input only. 24 CS# Input Chip Select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code. 23, 22, 2 RAS#,CAS#, WE# Input Command Inputs: RAS#, CAS#, and WE# (along with CS#) define the commandbeingentered. 47 2, 47 DM LDM, UDM Input Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are inputonly, the DM loading is designed to match that of DQ and DQS pins. For the x6 DM for DQ DQ7 and UDM is a DM for D8 D5. Pin 2 is a on x8. 26, 27 BA, BA Input Bank Address Inputs: BA and BA define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied , 35, 36 37, 38, 39 4, 28, , 5, 8, 56, 59 62, 65 2, 4, 5, 7, 8,,, 3, 54, 56, 57, 59, 6, 62, 63, 65 A, A, A2 A3, A4, A5 A6, A7, A8 A9, A, A A2 DQ2 DQ35 DQ67 DQ DQ2 DQ3 DQ5 DQ6 DQ8 DQ9 DQ DQ2 DQ4 DQ5 Input I/O I/O Address Inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A LOW, bank selected by BA, BA) or all banks (A HIGH). The address inputs also provide the opcode during a MODE REGISTER SET command. BA and BA define which mode register (mode register or extended mode register) is loaded during the LOAD MODE REGISTER command. Data Input/Output. Data bus for x8 Data Input/Output: Data bus for x6 (Pins 4, 7,, 3, 54, 57, 6, 63 are for the x8) 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 3 23 Micron Technology, Inc. All rights reserved.
4 Table 3: 5 6, 5 Pin Descriptions (Continued) PIN NUMBERS SYMBOL TYPE DESCRIPTION DQS LDQS, UDQS I/O 256Mb: x8, x6 DDR 4 SDRAM Addendum Data Strobe: Output with read data, input with write data. DQS is edgealigned with read data, centered in write data. It is used to capture data. for the x6, LDQS is DQS for DQ DQ7 and UDQS is DQS for DQ8 DQ5. Pin 6 is a on x8. 4, 7, 25, 43, 53 No Connect: These pins should be left unconnected. 9, 5 DNU Do Not Use: Must float to minimize noise on Vref 3, 9, 5, 55, 6 VDDQ Supply DQ Power Supply: +2.6V ±.V. Isolated on the die for improved noise immunity. 6, 2, 52, 58, 64 Q Supply DQ Ground. Isolated on the die for improved noise immunity., 8, 33 VDD Supply Power Supply: +2.6V ±.V. 4, 48, 66 Supply Ground. 49 VREF Supply SSTL_2 reference voltage. 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 4 23 Micron Technology, Inc. All rights reserved.
5 256Mb: x8, x6 DDR 4 SDRAM Addendum Read Latency The READ latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The latency should be set to 3 clocks, as shown in the CAS Latency Diagram and Mode Register Definition Diagram. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available nominally coincident with clock edge n + m. states should not be used as unknown operation or incompatibility with future versions may result. Table 4: CAS Latency (CL) ALLOWABLE OPERATING CLOCK FREQUEY (MHZ) SPEED CL = 3 CL = 2.5 CL = 2 5B 33MHz f 2MHz 75MHz f 67MHz 75MHz f 33MHz Figure 3: Mode Register Definition Diagram Figure 4: Example CAS Latency Diagram with CL=3 BA BA A2 A A A9 A8 A7 A6 A5 A4 A3 A2 A A Address Bus CK# T T T2 T2n T3 T3n 4 3 * * Operating Mode CAS Latency BT Burst Length Mode Register (Mx) CK COMMAND READ NOP NOP NOP * M4 and M3 (BA and BA) must be, to select the base mode register (vs. the extended mode register). M2 M M Burst Length M3 = M3 = DQS DQ CL = 3 Burst Length = 4 in the cases shown Shown with nominal t AC and nominal t DSDQ TRANSITIONING DATA DON T CARE M3 Burst Type Sequential Interleaved M6 M5 M4 CAS Latency M2 M M M9 M8 M7 M6M Valid Valid Operating Mode Normal Operation Normal Operation/Reset DLL All other states reserved 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 5 23 Micron Technology, Inc. All rights reserved.
6 256Mb: x8, x6 DDR 4 SDRAM Addendum Absolute Maximum Ratings Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. VDD Supply Voltage Relative to Vss...V to +3.6V VDDQ Supply Voltage Relative to...v to +3.6V VREF and Inputs Voltage Relative to...v to +3.6V I/O Pins Voltage Relative to....5v to VDDQ +.5V Operating Temperature, T A (ambient)... C to +7 C Storage Temperature (plastic)...55 C to +5 C Power Dissipation...W Short Circuit Output Current...5mA Table 5: DC Electrical Characteristics and Operating Conditions C T A +7 C; VDDQ = +2.6V ±.V, VDD = +2.6V ±.V Notes: 5, 6, Refer to Base 256Mb Data Sheet, page 663 for all notes except 53 below. PARAMETER/CONDITION SYMBOL MIN MAX UNITS NOTES Supply Voltage VDD V 36, 4, 53 I/O Supply Voltage VDDQ V 36, 4, 44,53 I/O Reference Voltage VREF.49 x VDDQ.5 x VDDQ V 6, 44 I/O Termination Voltage (system) VTT VREF.4 VREF +.4 V 7, 44 Input High (Logic ) Voltage VIH(DC) VREF +.5 VDD +.3 V 28 Input Low (Logic ) Voltage VIL(DC).3 VREF.5 V 28 INPUT LEAKAGE CURRENT II 2 2 µa Any input V VIN VDD, VREF Pin V VIN.35V (All other pins not under test = V) OUTPUT LEAKAGE CURRENT IOZ 5 5 µa (DQs are disabled; V VOUT VDDQ) OUTPUT LEVELS: Full drive option IOH 6.8 ma 37, 39 High Current (VOUT = VDDQ.373V, minimum VREF, minimum VTT) IOL 6.8 ma OUTPUT LEVELS: Reduced drive option x6 only IOHR 9 ma 38, 39 High Current (VOUT = VDDQ.763V, minimum VREF, minimum VTT) Low Current (VOUT =.763V, maximum VREF, maximum VTT) IOLR 9 ma Note 53. This is the DC voltage supplied at the DRAM and is inclusive of all noise up to 2MHz. Any noise above 2MHz at the DRAM generated from any source other than the DRAM itself may not exceed the DC voltage range of 2.6V ± mv. 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 6 23 Micron Technology, Inc. All rights reserved.
7 Table 6: AC Input Operating Conditions C T A +7 C; VDDQ = +2.6V ±.V, VDD = +2.6V ±.V Notes: 5, 6, Refer to Base 256Mb Data Sheet, page 663 for all notes. 256Mb: x8, x6 DDR 4 SDRAM Addendum PARAMETER/CONDITION SYMBOL MIN MAX UNITS NOTES Input High (Logic ) Voltage VIH(AC) VREF +.3 V 4, 28, 4 Input Low (Logic ) Voltage VIL(AC) VREF.3 V 4, 28, 4 I/O Reference Voltage VREF(AC).49 x VDDQ.5 x VDDQ V 6 Table 7: Capacitance (x8 TSOP) Note: 3; Refer to Base 256Mb Data Sheet, page 663 for all notes. PARAMETER SYMBOL MIN MAX UNITS NOTES Delta Input/Output Capacitance: DQDQ7 DCIO.5 pf 24 Delta Input Capacitance: Command and Address DCI.5 pf 29 Delta Input Capacitance: CK, CK# DCI2.25 pf 29 Input/Output Capacitance: DQs, DQS, DM CIO pf Input Capacitance: Command and Address CI pf Input Capacitance: CK, CK# CI pf Input Capacitance: CKE CI pf Table 8: Capacitance (x6 TSOP) Note: 3; Refer to Base 256Mb Data Sheet, page 663 for all notes. PARAMETER SYMBOL MIN MAX UNITS NOTES Delta Input/Output Capacitance: DQDQ7, LDQS, LDM DCIOL.5 pf 24 Delta Input/Output Capacitance: DQ8DQ5, UDQS, UDM DCIOU.5 pf 24 Delta Input Capacitance: Command and Address DCI.5 pf 29 Delta Input Capacitance: CK, CK# DCI2.25 pf 29 Input/Output Capacitance: DQ, LDQS, UDQS, LDM, UDM CIO pf Input Capacitance: Command and Address CI pf Input Capacitance: CK, CK# CI pf Input Capacitance: CKE CI pf 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 7 23 Micron Technology, Inc. All rights reserved.
8 Table 9: 256Mb: x8, x6 DDR 4 SDRAM Addendum Electrical Characteristics and Recommended AC Operating Conditions C T A +7 C; VDDQ = +2.6V ±.V, VDD = +2.6V ±.V Notes: 5, 4 7, 33, 46; Refer to Base 256Mb Data Sheet, page 663 for all notes. AC CHARACTERISTICS 5B PARAMETER SYMBOL MIN MAX UNITS NOTES Access window of DQs from CK/CK# t AC ns CK highlevel width t CH CK lowlevel width t CL Clock cycle time CL= ns 45, 52 CL= ns 42,52 CL= ns 42, 52 DQ and DM input hold time relative to DQS t DH.4 ns 26, 3 DQ and DM input setup time relative to DQS t DS.4 ns 26, 3 DQ and DM input pulse width (for each input) t DIPW.75 ns 3 Access window of DQS from CK/CK# t DQSCK ns DQS input high pulse width t DQSH.35 DQS input low pulse width t DQSL.35 DQSDQ skew, DQS to last DQ valid, per group, per access t DQSQ.4 ns 25, 26 Write command to first DQS latching transition t DQSS DQS falling edge to CK rising setup time t DSS.2 DQS falling edge from CK rising hold time t DSH.2 Half clock period t HP t CH, t CL ns 34 Dataout highimpedance window from CK/CK# t HZ +.7 ns 8,42 Dataout lowimpedance window from CK/CK# t LZ.7 ns 8,43 Address and control input hold time (slew rate = V/ns) t IH F.6 ns Address and control input setup time (slew rate = V/ns) t IS F.6 ns Address and control input hold time (slew rate =.5V/ns) t IH S.6 ns Address and control input setup time (slew rate =.5V/ns) t IS S.6 ns Address and Control input pulse width (for each input) t IPW 2.2 ns LOAD MODE REGISTER command cycle time t MRD ns DQDQS hold, DQS to first DQ to go nonvalid, per access t QH t HP ns 25, 26 t QHS Data Hold Skew Factor t QHS.5 ns ACTIVE to READ with Auto precharge command t RAP 5 ns ACTIVE to PRECHARGE command t RAS 4 7, ns 35 ACTIVE to ACTIVE/AUTO REFRESH command period t RC 55 ns AUTO REFRESH command period t RFC 7 ns 5 ACTIVE to READ or WRITE delay t RCD 5 ns PRECHARGE command period t RP 5 ns DQS read preamble t RPRE DQS read postamble t RPST.4.6 ACTIVE bank a to ACTIVE bank b command t RRD ns DQS write preamble t WPRE.25 DQS write preamble setup time t WPRES ns 2, 2 DQS write postamble t WPST Write recovery time t WR 5 ns Internal WRITE to READ command delay t WTR 2 Data valid output window (DVW) N/A t QH t DQSQ ns 25 REFRESH to REFRESH command interval t REFC 7.3 µs 23 Average periodic refresh interval t REFI 7.8 µs 23 Terminating voltage delay to VDD t VTD ns Exit SELF REFRESH to nonread command t XSNR 7 ns Exit SELF REFRESH to READ command t XSRD 2 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 8 23 Micron Technology, Inc. All rights reserved.
9 Table : IDD Specifications and Conditions C T A +7 C; VDDQ = +2.6V ±.V, VDD = +2.6V ±.V Notes: 5, 4 7, 33, 46, 53; Refer to Base 256Mb Data Sheet, page 663 for all notes. 256Mb: x8, x6 DDR 4 SDRAM Addendum PARAMETER/CONDITION SYMBOL 5B (X8) 5B (X6) UNITS NOTES OPERATING CURRENT: One bank; ActivePrecharge; IDD ma 22, 48 t RC = t RC (MIN); = (MIN); DQ, DM and DQS inputs changing once per clock cycle; Address and control inputs changing once every two clock cycles OPERATING CURRENT: One bank; ActiveReadPrecharge; IDD 7 85 ma 22, 48 Burst = 4; t RC = t RC (MIN); = (MIN); IOUT = ma; Address and control inputs changing once per clock cycle PRECHARGE POWERDOWN STANDBY CURRENT: All banks idle; Powerdown IDD2P 4 4 ma 23, 32, 5 mode; = (MIN); CKE = (LOW) IDLE STANDBY CURRENT: CS# = HIGH; All banks are idle; IDD2F 6 6 ma 5 = (MIN); CKE = HIGH; Address and other control inputs changing once per clock cycle. VIN = VREF for DQ, DQS, and DM ACTIVE POWERDOWN STANDBY CURRENT: One bank active; IDD3P 4 4 ma 23, 32, 5 Powerdown mode; = (MIN); CKE = LOW ACTIVE STANDBY CURRENT: CS# = HIGH; CKE = HIGH; IDD3N 7 7 ma 22 One bank active; t RC = t RAS (MAX); = (MIN); DQ, DM and DQS inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle OPERATING CURRENT: Burst = 2; Reads; Continuous burst; IDD4R 2 26 ma 22, 48 One bank active; Address and control inputs changing once per clock cycle; CK = (MIN); IOUT = ma OPERATING CURRENT: Burst = 2; Writes; Continuous burst; IDD4W ma 22 One bank active; Address and control inputs changing once per clock cycle; = (MIN); DQ, DM, and DQS inputs changing twice per clock cycle AUTO REFRESH BURST CURRENT: t RC = t RFC(MIN) IDD ma 5 t RFC = 7.8us, IDD5A 6 6 ma 27, 5 SELF REFRESH CURRENT: CKE.2V Standard IDD6 4 4 ma Low Power (L) IDD6A 2 2 ma OPERATING CURRENT: Four bank interleaving READs (Burst = 4) with auto precharge, t RC = minimum trc allowed; CK = (MIN); Address and control inputs change only during Active READ, or WRITE commands IDD ma 22, 49 MAX 8 S. Federal Way, P.O. Box 6, Boise, ID 83776, Tel: [email protected], Internet: Customer Comment Line: Micron, the M logo, and the Micron logo are trademarks and/or service marks of Micron Technology, Inc. All other trademarks are the property of their respective owners. 95aef8a6e5f 256Mbx8x6DDR4.fm Rev. C 5/3 EN 9 23 Micron Technology, Inc. All rights reserved.
DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB
DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB For component data sheets, refer to Micron s Web site: www.micron.com 512MB, 1GB, 2GB (x64, DR) 184-Pin DDR SDRAM UDIMM Features
DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site: www.micron.com
SODIMM MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site: www.micron.com 256MB, 512MB (x64, SR) 200-Pin SODIMM Features Features 200-pin, small-outline dual
DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site: www.micron.
Features DDR SDRAM SODIMM MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site: www.micron.com Features 200-pin, small-outline dual in-line memory
DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB
SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB 512MB, 1GB (x64, DR) 200-Pin DDR SODIMM Features For component data sheets, refer to Micron s Web site: www.micron.com Features 200-pin, small-outline dual
DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB
Features DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB For component data sheets, refer to Micron s Web site: www.micron.com Features 200-pin, small outline dual in-line memory module (SODIMM)
DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB
Features DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB For the latest component data sheet, refer to the Micron's Web site: www.micron.com/products/modules Features 200-pin, small-outline,
DDR SDRAM UNBUFFERED DIMM
DDR SDRAM UNBUFFERED DIMM Features 84-pin, dual in-line memory module (DIMM) Fast data transfer rates: PC2 or PC27 Utilizes 266 MT/s and 333 MT/s DDR SDRAM components 256MB (32 Meg x 64), 52MB (64 Meg
DDR SDRAM UNBUFFERED DIMM
DDR SDRAM UNBUFFERED DIMM 28MB, 256MB, 52MB (x72, ECC, SR), PC32 84-Pin DDR SDRAM UDIMM MT9VDDT672A 28MB MT9VDDT3272A 256MB MT9VDDT6472A 52MB For the latest data sheet, please refer to the Micron Web site:
DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site: www.micron.
DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site: www.micron.com 256MB, 512MB, 1GB (x64, DR): 200-Pin DDR2 SODIMM Features
ADQYF1A08. DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits)
General Description ADQYF1A08 DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits) The ADATA s ADQYF1A08 is a 128Mx64 bits 1GB DDR2-1066(CL6) SDRAM over clocking memory module, The SPD is programmed
DDR SDRAM RDIMM MT36VDDF12872 1GB MT36VDDF25672 2GB
DDR SDRAM RDIMM MT36VDDF12872 1GB MT36VDDF25672 2GB For component data sheets, refer to Micron s Web site: www.micron.com 1GB, 2GB (x72, ECC, DR) 184-Pin DDR SDRAM RDIMM Features Features 184-pin, registered
Automotive DDR SDRAM MT46V32M8 8 Meg x 8 x 4 banks MT46V16M16 4 Meg x 16 x 4 banks
Automotive DDR SDRAM MT46V32M8 8 Meg x 8 x 4 banks MT46V16M16 4 Meg x 16 x 4 banks 256Mb: x8, x16 Automotive DDR SDRAM Features Features V DD = 2.5V ±.2V, V D = 2.5V ±.2V V DD = 2.6V ±.1V, V D = 2.6V ±.1V
Double Data Rate (DDR) SDRAM MT46V128M4 32 Meg x 4 x 4 banks MT46V64M8 16 Meg x 8 x 4 banks MT46V32M16 8 Meg x 16 x 4 banks
Double Data Rate DDR SDRAM MT46V28M4 32 Meg x 4 x 4 banks MT46V64M8 6 Meg x 8 x 4 banks MT46V32M6 8 Meg x 6 x 4 banks 52Mb: x4, x8, x6 DDR SDRAM Features Features V DD = 2.5V ±.2V, V D = 2.5V ±.2V V DD
DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB
DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB 1GB, 2GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM Features For component data sheets, refer to Micron s Web site: www.micron.com Features DDR3 functionality
Table 1 SDR to DDR Quick Reference
TECHNICAL NOTE TN-6-05 GENERAL DDR SDRAM FUNCTIONALITY INTRODUCTION The migration from single rate synchronous DRAM (SDR) to double rate synchronous DRAM (DDR) memory is upon us. Although there are many
Note: Data Rate (MT/s) CL = 3 CL = 4 CL = 5 CL = 6. t RCD (ns) t RP (ns) t RC (ns) t RFC (ns)
TwinDie DDR2 SDRAM MT47H512M4 32 Meg x 4 x 8 Banks x 2 Ranks MT47H256M8 16 Meg x 8 x 8 Banks x 2 Ranks 2Gb: x4, x8 TwinDie DDR2 SDRAM Features Features Uses two 1Gb Micron die Two ranks (includes dual
Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011
Features 200pin, unbuffered small outline dual in-line memory module (SODIMM) Fast data transfer rates: PC-2100, PC-2700, PC3-3200 Single or Dual rank 256MB(32Megx64), 512MB (64Meg x 64), 1GB(128 Meg x
Table 1: Address Table
DDR SDRAM DIMM D32PB12C 512MB D32PB1GJ 1GB For the latest data sheet, please visit the Super Talent Electronics web site: www.supertalentmemory.com Features 184-pin, dual in-line memory module (DIMM) Fast
Jerry Chu 2010/07/07 Vincent Chang 2010/07/07
Product Model Name: AD1S400A512M3 Product Specification: DDR-400(CL3) 200-Pin SO-DIMM 512MB (64M x 64-bits) Issuing Date: 2010/07/07 Version: 0 Item: 1. General Description 2. Features 3. Pin Assignment
DDR SDRAM MT46V256M4 64 Meg x 4 x 4 Banks MT46V128M8 32 Meg x 8 x 4 Banks MT46V64M16 16 Meg x 16 x 4 Banks
Features DDR SDRAM MT46V256M4 64 Meg x 4 x 4 Banks MT46V28M8 32 Meg x 8 x 4 Banks MT46V64M6 6 Meg x 6 x 4 Banks Features VDD = 2.5V ±.2V, VD = 2.5V ±.2V VDD = 2.6V ±.V, VD = 2.6V ±.V DDR4 Bidirectional
are un-buffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM). All devices
PC2700 200 pin Unbuffered DDR SO-DIMM Based on DDR333 512Mb bit B Die device Features 200-Pin Small Outline Dual In-Line Memory Module (SO-DIMM) Unbuffered DDR SO-DIMM based on 110nm 512M bit die B device,
V58C2512(804/404/164)SB HIGH PERFORMANCE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 (804) 4 BANKS X 32Mbit X 4 (404) 4 BANKS X 8Mbit X 16 (164)
V58C2512804/404/164SB HIGH PERFORMAE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 804 4 BANKS X 32Mbit X 4 404 4 BANKS X 8Mbit X 16 164 5 6 75 DDR400 DDR333 DDR266 Clock Cycle Time t CK2.5 6ns 6ns 7.5ns Clock
DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB. Features. 512MB (x64, SR) 200-Pin DDR2 SODIMM. Features. Figure 1: 200-Pin SODIMM (MO-224 R/C C)
DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB 512MB (x64, SR) 200-Pin DDR2 SODIMM Features Features 200-pin, small-outline dual in-line memory module (SODIMM) Fast data transfer rates: PC2-3200, PC2-4200, PC2-5300,
DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features
DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM Features Features 200-pin, small-outline dual in-line memory module (SODIMM) Fast data transfer rates:
Technical Note. Initialization Sequence for DDR SDRAM. Introduction. Initializing DDR SDRAM
TN-46-8: Initialization Sequence for DDR SDRAM Introduction Technical Note Initialization Sequence for DDR SDRAM Introduction The double data rate DDR synchronous dynamic random access memory SDRAM device
DDR2 SDRAM SODIMM MT8HTF6464HDZ 512MB MT8HTF12864HDZ 1GB. Features. 512MB, 1GB (x64, DR) 200-Pin DDR2 SODIMM. Features
DDR SDRAM SODIMM MT8HTF6464HDZ 5MB MT8HTF864HDZ GB 5MB, GB (x64, DR) 00-Pin DDR SODIMM Features Features 00-pin, small-outline dual in-line memory module (SODIMM) Fast data transfer rates: PC-300, PC-400,
512MB DDR SDRAM SoDIMM
512MB DDR SDRAM SoDIMM 200 PIN SO-DIMM SDN06464D1BJ1SA-xx(W)R 512MByte in FBGA Technology RoHS compliant Options: Data Rate / Latency Marking DDR 400 MT/s CL3-50 DDR 333 MT/s CL2.5-60 Module density 512MB
User s Manual HOW TO USE DDR SDRAM
User s Manual HOW TO USE DDR SDRAM Document No. E0234E30 (Ver.3.0) Date Published April 2002 (K) Japan URL: http://www.elpida.com Elpida Memory, Inc. 2002 INTRODUCTION This manual is intended for users
1.55V DDR2 SDRAM FBDIMM
1.55V DDR2 SDRAM FBDIMM MT18RTF25672FDZ 2GB 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM Features Features 240-pin, fully buffered DIMM (FBDIMM) Very low-power DDR2 operation Component configuration: 256 Meg
DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB
Features DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB For component specifications, refer to Micron s Web site: www.micron.com/products/ddr2sdram Features 200-pin, small outline,
DDR2 SDRAM UDIMM MT18HTF6472AY 512MB MT18HTF12872AY 1GB MT18HTF25672AY 2GB MT18HTF51272AY 4GB. Features
DDR SDRAM UDIMM MT8HTF647AY 5MB MT8HTF87AY GB MT8HTF567AY GB MT8HTF57AY 4GB 5MB, GB, GB, 4GB (x7, DR) 40-Pin DDR SDRAM UDIMM Features Features 40-pin, unbuffered dual in-line memory module Fast data transfer
Mobile SDRAM. MT48H16M16LF 4 Meg x 16 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks
Features Mobile SDRAM MT48H6M6LF 4 Meg x 6 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks Features Fully synchronous; all signals registered on positive edge of system clock V DD /V D =.7.95V Internal, pipelined
DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB MT16HTF51264HZ 4GB. Features. 1GB, 2GB, 4GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM.
DDR SDRAM SODIMM MT6HTF864HZ GB MT6HTF5664HZ GB MT6HTF564HZ 4GB GB, GB, 4GB (x64, DR) 00-Pin DDR SDRAM SODIMM Features Features 00-pin, small-outline dual in-line memory module (SODIMM) Fast data transfer
2GB DDR2 SDRAM SO-DIMM
2GB DDR2 SDRAM SO-DIMM 200 Pin SO-DIMM SEN02G64C4BF2SA-25R 2GB PC2-5300 in FBGA Technoloy RoHS compliant Options: Frequency / Latency Marking DDR2 800 MT/s CL6-25 DDR2 667 MT/s CL5-30 DDR2 533 MT/s CL4-37
Technical Note DDR2 Offers New Features and Functionality
Technical Note DDR2 Offers New Features and Functionality TN-47-2 DDR2 Offers New Features/Functionality Introduction Introduction DDR2 SDRAM introduces features and functions that go beyond the DDR SDRAM
ADATA Technology Corp. DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit)
ADATA Technology Corp. Memory Module Data Sheet DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit) Version 0.1 Document Number : R11-0861 APPROVAL ISSUE Evan Sheu 2012/04/20 Masako Yang 2012/04/20
GR2DR4B-EXXX/YYY/LP 1GB & 2GB DDR2 REGISTERED DIMMs (LOW PROFILE)
GENERAL DESCRIPTION The Gigaram is a 128M/256M bit x 72 DDDR2 SDRAM high density JEDEC standard ECC Registered memory module. The Gigaram consists of eighteen CMOS 128MX4 DDR2 for 1GB and thirty-six CMOS
DDR2 SDRAM UDIMM MT16HTF6464AY 512MB MT16HTF12864AY 1GB MT16HTF25664AY 2GB MT16HTF51264AY 4GB. Features
DDR SDRAM UDMM MT6HTF6464AY 5MB MT6HTF864AY GB MT6HTF5664AY GB MT6HTF564AY 4GB 5MB, GB, GB, 4GB (x64, DR) 40-Pin DDR UDMM Features Features 40-pin, unbuffered dual in-line memory module Fast data transfer
Parity 3. Data Rate (MT/s) CL = 6 CL = 5 CL = 4 CL = 3-80E PC2-6400 800 533 12.5 12.5 55
Features DDR2 SDRAM Registered DIMM (RDIMM) MT18HTF6472 512MB MT18HTF12872(P) 1GB MT18HTF25672(P) 2GB For component data sheets, refer to Micron's Web site: www.micron.com Features 240-pin, registered
DDR3(L) 4GB / 8GB UDIMM
DRAM (512Mb x 8) DDR3(L) 4GB/8GB UDIMM DDR3(L) 4GB / 8GB UDIMM Features Nanya Technology Corp. DDR3(L) 4Gb B-Die JEDEC DDR3(L) Compliant 1-8n Prefetch Architecture - Differential Clock(CK/ ) and Data Strobe(/
Features. DDR3 SODIMM Product Specification. Rev. 1.7 Feb. 2016
Features DDR3 functionality and operations supported as defined in the component data sheet 204pin, small-outline dual in-line memory module (SODIMM) Fast data transfer rates: DDR3-1066(PC3-8500) DDR3-1333(PC3-10600)
Address Summary Table: 128MB 256MB 512MB 1GB 2GB Module
12MB - WD1SN12X0 256MB - WD1SN256X0 512MB - WD1SN512X0 1GB - WD1SN01GX0 2GB - WD1SN02GS0 (Stacked) Features: 200-pin Unbuffered Non-ECC DDR SDRAM SODIMM for DDR-266, DDR-333, DDR-400 JEDEC standard VDD=2.5V
DDR2 SDRAM Registered MiniDIMM MT9HTF3272(P)K 256MB MT9HTF6472(P)K 512MB MT9HTF12872(P)K 1GB
Features DDR2 SDRAM Registered MiniDIMM MT9HTF3272(P)K 256MB MT9HTF6472(P)K 512MB MT9HTF172(P)K 1GB For component specifications, refer to Micron s Web site: www.micron.com/products/dram/ddr2 Features
DDR2 SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB. Features. 512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM. Features
SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB 512MB, 1GB (x72, SR) 240-Pin SDRAM FBDIMM Features Features 240-pin, fully buffered DIMM (FBDIMM) Fast data transfer rates: PC2-4200, PC2-5300, or PC2-6400
ADOVE1B163B2G. 1. General Description. 2. Features. 3. Pin Assignment. 4. Pin Description. 5. Block Diagram. 6. Absolute Maximum Ratings
Product Model Name ADOVE1B163B2G Product Specification DDR2-800(CL6) 200-Pin SO-DIMM 2GB (256M x 64-bits) Issuing Date 2009/12/09 Version 0 Item 1. General Description 2. Features 3. Pin Assignment 4.
DDR2 SDRAM. MT47H256M4 32 Meg x 4 x 8 banks MT47H128M8 16 Meg x 8 x 8 banks MT47H64M16 8 Meg x 16 x 8 banks. Features
DDR2 SDRAM MT47H256M4 32 Meg x 4 x 8 banks MT47H28M8 6 Meg x 8 x 8 banks MT47H64M6 8 Meg x 6 x 8 banks Features V DD =.8V ±.V, V DDQ =.8V ±.V JEDEC-standard.8V I/O (SSTL_8-compatible) Differential data
Features. DDR3 Unbuffered DIMM Spec Sheet
Features DDR3 functionality and operations supported as defined in the component data sheet 240-pin, unbuffered dual in-line memory module (UDIMM) Fast data transfer rates: PC3-8500, PC3-10600, PC3-12800
DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 WE# RAS# A0 A1 A2 A3
MEG x 6 MT4CM6C3, MT4LCM6C3 For the latest data sheet revisions, please refer to the Micron Web site: www.micron.com/datasheets FEATURES JEDEC- and industry-standard x6 timing, functions, pinouts, and
DDR3 SDRAM UDIMM MT16JTF25664AZ 2GB MT16JTF51264AZ 4GB MT16JTF1G64AZ 8GB. Features. 2GB, 4GB, 8GB (x64, DR) 240-Pin DDR3 UDIMM.
DDR3 SDRAM UDIMM MT6JTF5664AZ GB MT6JTF564AZ 4GB MT6JTFG64AZ 8GB GB, 4GB, 8GB (x64, DR) 40-Pin DDR3 UDIMM Features Features DDR3 functionality and operations supported as per component data sheet 40-pin,
DDR2 SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB. Features. 2GB, 4GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features
SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB 2GB, 4GB (x72, DR) 240-Pin SDRAM FBDIMM Features Features 240-pin, fully buffered DIMM (FBDIMM) Fast data transfer rates: PC2-4200, PC2-5300, or PC2-6400
DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features
DDR3 SDRAM SODIMM MT6JSF5664HZ GB MT6JSF564HZ 4GB GB, 4GB (x64, DR) 04-Pin Halogen-Free DDR3 SODIMM Features Features DDR3 functionality and operations supported as defined in the component data sheet
DDR3 SDRAM SODIMM MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- DIMM.
DDR3 SDRAM SO MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- Features Features DDR3 functionality and operations supported as defined in the component data sheet
256K (32K x 8) Static RAM
256K (32K x 8) Static RAM Features High speed: 55 ns and 70 ns Voltage range: 4.5V 5.5V operation Low active power (70 ns, LL version) 275 mw (max.) Low standby power (70 ns, LL version) 28 µw (max.) Easy
DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB
256MB, 52MB, GB (x72, SR, ECC) 24-Pin DDR2 SDRAM UDIMM Features DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 52MB MT9HTF2872A GB For the latest data sheet, please refer to the Micron Web site:
Vcc DQ1 DQ2 DQ3 DQ4 Vcc DQ5 DQ6 DQ7 DQ8 NC. NC NC WE# RAS# NC NC A0 A1 A2 A3 Vcc
TECHNOLOGY INC. MEG x 6 DRAM MT4CM6E5 MT4LCM6E5 FEATURES JEDEC- and industry-standard x6 timing functions pinouts and packages High-performance CMOS silicon-gate process Single power supply (+3.3 ±.3 or
DDR2 SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB. Features. 1GB, 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features
SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB 1GB, 2GB (x72, DR) 240-Pin SDRAM FBDIMM Features Features 240-pin, fully buffered dual in-line memory module (FBDIMM) Fast data transfer rates: PC2-4200,
IS42/45R86400D/16320D/32160D IS42/45S86400D/16320D/32160D
IS42/45R86400D/16320D/32160D IS42/45S86400D/16320D/32160D 16Mx32, 32Mx16, 64Mx8 512Mb SDRAM FEATURES Clock frequency: 200, 166, 143 MHz Fully synchronous; all signals referenced to a positive clock edge
Automotive DDR2 SDRAM
Automotive DDR2 SDRAM MT47H256M8 32 Meg x 8 x 8 banks MT47H28M6 6 Meg x 6 x 8 banks 2Gb: x8, x6 Automotive DDR2 SDRAM Features Features Industrial and automotive temperature compliant V DD =.8V ±.V, V
DDR3 SDRAM SODIMM MT8JSF25664HDZ 2GB. Features. 2GB (x64, DR) 204-Pin DDR3 SODIMM. Features. Figure 1: 204-Pin SODIMM (MO-268 R/C A)
DDR3 SDRAM SODIMM MT8JSF5664HDZ GB GB (x64, DR) 04-Pin DDR3 SODIMM Features Features DDR3 functionality and operations supported as defined in the component data sheet 04-pin, small-outline dual in-line
1-Mbit (128K x 8) Static RAM
1-Mbit (128K x 8) Static RAM Features Pin- and function-compatible with CY7C109B/CY7C1009B High speed t AA = 10 ns Low active power I CC = 80 ma @ 10 ns Low CMOS standby power I SB2 = 3 ma 2.0V Data Retention
JEDEC STANDARD. Double Data Rate (DDR) SDRAM Specification JESD79C. (Revision of JESD79B) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION MARCH 2003
JEDEC STANDARD Double Data Rate (DDR) SDRAM Specification JESD79C (Revision of JESD79B) MARCH 2003 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that
4M x 16Bits x 4Banks Mobile Synchronous DRAM
4M x 16Bits x 4Banks Mobile Synchronous DRAM Description These IS42/45SM/RM/VM16160K are mobile 268,435,456 bits CMOS Synchronous DRAM organized as 4 banks of 4,194,304 words x 16 bits. These products
DS1225Y 64k Nonvolatile SRAM
DS1225Y 64k Nonvolatile SRAM www.maxim-ic.com FEATURES years minimum data retention in the absence of external power Data is automatically protected during power loss Directly replaces 2k x 8 volatile
JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B. (Revision of JESD79-2A) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION. January 2005
JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B (Revision of JESD79-2A) January 2005 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared,
DDR3L SDRAM. MT41K512M4 64 Meg x 4 x 8 banks MT41K256M8 32 Meg x 8 x 8 banks MT41K128M16 16 Meg x 16 x 8 banks. Description
DDR3L SDRAM MT41K512M4 64 Meg x 4 x 8 banks MT41K256M8 32 Meg x 8 x 8 banks MT41K128M16 16 Meg x 16 x 8 banks 2Gb: x4, x8, x16 DDR3L SDRAM Description Description The 1.35V DDR3L SDRAM device is a low-voltage
Memory Module Specifications KVR667D2D4F5/4G. 4GB 512M x 72-Bit PC2-5300 CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS
Memory Module Specifications KVR667DD4F5/4G 4GB 5M x 7-Bit PC-5300 CL5 ECC 40- FBDIMM DESCRIPTION This document describes s 4GB (5M x 7-bit) PC-5300 CL5 SDRAM (Synchronous DRAM) fully buffered ECC dual
HYB18T512400BF HYB18T512800BF HYB18T512160BF
November 2007 HYB18T512400BF HYB18T512800BF HYB18T512160BF DDR2 SDRAM RoHS Compliant Products Internet Data Sheet Rev. 1.2 Revision History: Rev. 1.2, 2007-11 All Adapted Internet Edition Changed figures
DDR2 Device Operations & Timing Diagram DDR2 SDRAM. Device Operations & Timing Diagram
DDR2 SDRAM Device Operations & Timing Diagram 1 Contents 1. Functional Description 1.1 Simplified State Diagram 1.2 Basic Function & Operation of DDR2 SDRAM 1.2.1 Power up and Initialization 1.2.2 Programming
DS1220Y 16k Nonvolatile SRAM
19-5579; Rev 10/10 NOT RECOENDED FOR NEW DESIGNS 16k Nonvolatile SRAM www.maxim-ic.com FEATURES 10 years minimum data retention in the absence of external power Data is automatically protected during power
ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET
DATASHEET ICS514 Description The ICS514 LOCO TM is the most cost effective way to generate a high-quality, high-frequency clock output from a 14.31818 MHz crystal or clock input. The name LOCO stands for
64K (8K x 8) Parallel EEPROM with Page Write and Software Data Protection AT28C64B
Features Fast Read Access Time 150 ns Automatic Page Write Operation Internal Address and Data Latches for 64 Bytes Fast Write Cycle Times Page Write Cycle Time: 10 ms Maximum (Standard) 2 ms Maximum (Option
Standard: 64M x 8 (9 components)
256MB - WD2RE256X09 512MB - WD2RE512X09 1GB - WD2RE01GX09 2GB - WD2RE02GH09 (Stacked, Preliminary*) DDR2-400, 533,667 One Rank, x Registered SDRAM DIMM Pb-free Features: 240-pin Registered ECC DDR2 SDRAM
DDR3 SDRAM. MT41J256M4 32 Meg x 4 x 8 banks MT41J128M8 16 Meg x 8 x 8 banks MT41J64M16 8 Meg x 16 x 8 banks. Features
DDR3 SDRAM MT41J256M4 32 Meg x 4 x 8 banks MT41J128M8 16 Meg x 8 x 8 banks MT41J64M16 8 Meg x 16 x 8 banks Features V DD = V DDQ = 1.5V ±0.075V 1.5V center-terminated push/pull I/O Differential bidirectional
DS1220Y 16k Nonvolatile SRAM
Not Recommended for New Design DS122Y 16k Nonvolatile SRAM www.maxim-ic.com FEATURES years minimum data retention in the absence of external power Data is automatically protected during power loss Directly
Memory Module Specifications KVR667D2D8F5/2GI. 2GB 256M x 72-Bit PC2-5300 CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS
Memory Module Specifications KVR667DD8F5/GI GB 56M x 7-Bit PC-5300 CL5 ECC 40- FBDIMM DESCRIPTION This document describes s GB (56M x 7-bit) PC-5300 CL5 (Synchronous DRAM) fully buffered ECC dual rank,
IS61WV102416ALL IS61WV102416BLL IS64WV102416BLL 1M x 16 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY JUNE 2014
1M x 16 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY JUNE 2014 FEATURES High-speed access times: 8, 10, 20 ns High-performance, low-power CMOS process Multiple center power and ground pins
DDR3 SDRAM. MT41J512M4 64 Meg x 4 x 8 Banks MT41J256M8 32 Meg x 8 x 8 Banks MT41J128M16 16 Meg x 16 x 8 Banks. Features. 2Gb: x4, x8, x16 DDR3 SDRAM
DDR3 SDRAM MT41J512M4 64 Meg x 4 x 8 Banks MT41J256M8 32 Meg x 8 x 8 Banks MT41J128M16 16 Meg x 16 x 8 Banks 2Gb: x4, x8, x16 DDR3 SDRAM Features Features V DD = V DDQ = 1.5V ±0.075V 1.5V center-terminated
1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET
DATASHEET 1 TO 4 CLOCK BUFFER ICS551 Description The ICS551 is a low cost, high-speed single input to four output clock buffer. Part of IDT s ClockBlocks TM family, this is our lowest cost, small clock
1Gb DDR2 SDRAM. H5PS1G83EFR-xxC H5PS1G83EFR-xxI H5PS1G83EFR-xxL H5PS1G83EFR-xxJ. [TBD] H5PS1G83EFR-xxP H5PS1G83EFR-xxQ H5PS1G83EFR-G7x
1Gb DDR2 SDRAM H5PS1G83EFR-xxC H5PS1G83EFR-xxI H5PS1G83EFR-xxL H5PS1G83EFR-xxJ [TBD] H5PS1G83EFR-xxP H5PS1G83EFR-xxQ H5PS1G83EFR-G7x This document is a general product description and is subject to change
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter Description: The NTE2053 is a CMOS 8 bit successive approximation Analog to Digital converter in a 20 Lead DIP type package which uses a differential
DDR3L SDRAM. MT41K1G4 128 Meg x 4 x 8 banks MT41K512M8 64 Meg x 8 x 8 banks MT41K256M16 32 Meg x 16 x 8 banks. Description
DDR3L SDRAM MT41K1G4 128 Meg x 4 x 8 banks MT41K512M8 64 Meg x 8 x 8 banks MT41K256M16 32 Meg x 16 x 8 banks 4Gb: x4, x8, x16 DDR3L SDRAM Description Description DDR3L SDRAM 1.35V is a low voltage version
PT973216BG. 32M x 4BANKS x 16BITS DDRII. Table of Content-
PT973216BG 32M x 4BANKS x 16BITS DDRII Table of Content- 1. FEATURES......... 3 2. Description...4 3. Pi n Confi gur ation............. 5 4. TFBGA Ball Out Diagrams......9 5. Block Diagrams...12 6. FUNCTIONAL
Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND
DATASHEET IDT5P50901/2/3/4 Description The IDT5P50901/2/3/4 is a family of 1.8V low power, spread spectrum clock generators capable of reducing EMI radiation from an input clock. Spread spectrum technique
Features. Instruction. Decoder Control Logic, And Clock Generators. Address Compare amd Write Enable. Protect Register V PP.
February 1999 NM9366 (MICROWIRE Bus Interface) 4096-Bit Serial EEPROM General Description The NM9366 devices are 4096 bits of CMOS non-volatile electrically erasable memory divided into 256 16-bit registers.
Spread-Spectrum Crystal Multiplier DS1080L. Features
Rev 1; 3/0 Spread-Spectrum Crystal Multiplier General Description The is a low-jitter, crystal-based clock generator with an integrated phase-locked loop (PLL) to generate spread-spectrum clock outputs
TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features
DATASHEET ICS280 Description The ICS280 field programmable spread spectrum clock synthesizer generates up to four high-quality, high-frequency clock outputs including multiple reference clocks from a low-frequency
HT1632C 32 8 &24 16 LED Driver
328 &216 LED Driver Features Operating voltage: 2.V~5.5V Multiple LED display 32 ROW /8 COM and 2 ROW & 16 COM Integrated display RAM select 32 ROW & 8 COM for 6 display RAM, or select 2 ROW & 16 COM for
Technical Note DDR3 ZQ Calibration
Introduction Technical Note DDR3 ZQ Calibration Introduction For more robust system operation, the DDR3 SDRAM driver design has been enhanced with reduced capacitance, dynamic on-die termination (ODT),
RealSSD Embedded USB Mass Storage Drive MTFDCAE001SAF, MTFDCAE002SAF, MTFDCAE004SAF, MTFDCAE008SAF
RealSSD Embedded USB Mass Storage Drive MTFDCAE001SAF, MTFDCAE002SAF, MTFDCAE004SAF, MTFDCAE008SAF Embedded USB Mass Storage Drive Features Features Micron NAND Flash Interface: Universal Serial Bus (USB)
IDT6116SA IDT6116LA. CMOS Static RAM 16K (2K x 8-Bit)
CMOS Static RAM 16K (2K x 8-Bit) IDT6116SA IDT6116LA Features High-speed access and chip select times Military: 2/2/3/4//7/9/12/1 (max.) Industrial: 2/2/3/4 (max.) Commercial: 1/2/2/3/4 (max.) Low-power
256K (32K x 8) Battery-Voltage Parallel EEPROMs AT28BV256
Features Single 2.7V - 3.6V Supply Fast Read Access Time 200 ns Automatic Page Write Operation Internal Address and Data Latches for 64 Bytes Internal Control Timer Fast Write Cycle Times Page Write Cycle
CD4027BMS. CMOS Dual J-K Master-Slave Flip-Flop. Pinout. Features. Functional Diagram. Applications. Description. December 1992
CD7BMS December 199 CMOS Dual J-K Master-Slave Flip-Flop Features Pinout High Voltage Type (V Rating) Set - Reset Capability CD7BMS TOP VIEW Static Flip-Flop Operation - Retains State Indefinitely with
DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control
August 1986 Revised February 1999 DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control General Description The DM74LS191 circuit is a synchronous, reversible, up/ down counter. Synchronous operation
