MC74CGT86 2 Input Exclusive OR Gate / CMOS ogic evel Shifter with STT Compatible Inputs The MC74CGT86 is an advanced high speed CMOS 2 input Exclusive OR gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TT while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The device input is compatible with TT type input thresholds and the output has a full CMOS level output swing. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic level translator from 3 CMOS logic to CMOS ogic or from.8 CMOS logic to 3 CMOS ogic while operating at the high voltage power supply. The MC74CGT86 input structure provides protection when voltages up to 7 are applied, regardless of the supply voltage. This allows the MC74CGT86 to be used to interface circuits to 3 circuits. The output structures also provide protection when CC = 0. These input and output structures help prevent device destruction caused by supply voltage input/output voltage mismatch, battery backup, hot insertion, etc. Features igh Speed: t PD = 4.8 ns (Typ) at CC = ow Power Dissipation: I CC = A (Max) at T A = 2 C TT Compatible Inputs: I = ; I = 2 CMOS Compatible Outputs: O > CC ; O < CC @oad Power Down Protection Provided on Inputs and Outputs Balanced Propagation Delays Pin and Function Compatible with Other Standard ogic Families Chip Complexity: FETs = 83; Equivalent Gates = 6 Pb Free Packages are Available SC 88A/SOT 33/SC 70 DF SUFFIX CASE 49A TSOP /SOT 23/SC 9 DT SUFFIX CASE 483 M M PIN ASSIGNMENT IN B 2 IN A 3 GND 4 OUT Y CC MARKING DIAGRAMS = Device Code = Date Code* = Pb Free Package M M (Note: Microdot may be in either location) *Date Code orientation and/or position may vary depending upon manufacturing location. M M M IN B CC IN A 2 GND 3 4 OUT Y Figure. Pinout (Top iew) A FUNCTION TABE Inputs Output B Y IN A IN B = Figure 2. ogic Symbol OUT Y ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. Semiconductor Components Industries, C, 2007 February, 2007 Rev. Publication Order Number: MC74CGT86/D
MC74CGT86 MAXIMUM RATINGS Symbol Characteristics alue Unit CC DC Supply oltage 0. to +7.0 IN DC Input oltage 0. to +7.0 OUT DC Output oltage CC = 0 igh or ow State 0. to 7.0 0. to CC + 0. I IK Input Diode Current 20 ma I OK Output Diode Current OUT < GND; OUT > CC +20 ma I OUT DC Output Current, per Pin +2 ma I CC DC Supply Current, CC and GND +0 ma P D Power dissipation in still air SC 88A, TSOP 200 mw JA Thermal resistance SC 88A, TSOP 333 C/W T ead temperature, mm from case for 0 seconds 260 C T J Junction temperature under bias +0 C T stg Storage temperature 6 to +0 C ESD ESD Withstand oltage uman Body Model (Note 2) Machine Model (Note 3) Charged Device Model (Note 4) > 2000 > 200 N/A I atchup atchup Performance Above CC and Below GND at 2 C (Note ) ±00 ma Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.. Derating SC 88A Package: 3 mw/ C from 6 to 2 C TSOP Package: 3 mw/ C from 6 to 2 C 2. Tested to EIA/JESD22 A4 A 3. Tested to EIA/JESD22 A A 4. Tested to JESD22 C0 A. Tested to EIA/JESD78 RECOMMENDED OPERATING CONDITIONS Symbol Characteristics Min Max Unit CC DC Supply oltage. IN DC Input oltage. OUT DC Output oltage CC = 0 igh or ow State. CC T A Operating Temperature Range +2 C t r, t f Input Rise and Fall Time CC = 3.3 ± 0.3 CC =.0 ± 0. 0 0 00 20 ns/ Device Junction Temperature versus Time to % Bond Failures Junction Temperature C Time, ours Time, Years 80,032,200 7.8 90 49,300 47.9 00 78,700 20.4 0 79,600 9.4 20 37,000 4.2 30 7,800 40 8,900.0 NORMAIZED FAIURE RATE FAIURE RATE OF PASTIC = CERAMIC UNTI INTERMETAICS OCCUR TJ = 30 C TJ = 20 C TJ = 0 C TJ = 00 C TJ = 90 C TJ = 80 C 0 00 000 TIME, YEARS Figure 3. Failure Rate vs. Time Junction Temperature 2
MC74CGT86 DC EECTRICA CARACTERISTICS CC T A = 2 C T A 8 C T A 2 C Symbol Parameter Test Conditions () Min Typ Max Min Max Min Max Unit I Minimum igh evel Input oltage..4.4.4 I Maximum ow evel Input oltage. 0.3 0.3 0.3 O Minimum igh evel Output oltage IN = I or I IN = I or I I O = 0 A IN = I or I I O = 4 ma I O = 8 ma 2.9 4.4 2.8 3.94 2.9 4.4 2.48 3.80 2.9 4.4 2.34 3.66 O Maximum ow evel Output oltage IN = I or I IN = I or I I O = 0 A IN = I or I I O = 4 ma I O = 8 ma 0.36 0.36 0.44 0.44 0.2 0.2 I IN Maximum Input eakage Current IN =. or GND 0 to. ± ±.0 ±.0 A I CC I CCT Maximum Quiescent Supply Current Quiescent Supply Current IN = CC or GND..0 20 40 A Input: IN = 3.4..3.0.6 ma I OPD Output eakage Current OUT =. 0..0 0 A ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ AC EECTRICA CARACTERISTICS C load = 0 pf, Input t r = t f = ns ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ T A = 2 C ÎÎÎÎÎ T A 8 C ÎÎÎÎÎÎ T A 2 C ÎÎ ÎÎÎÎ SymbolÎÎÎÎÎÎÎ Parameter ÎÎÎÎÎÎÎÎ Test Conditions ÎÎÎ Min ÎÎÎ Typ ÎÎÎ Max ÎÎÎ Min ÎÎÎ Max ÎÎÎ Min ÎÎÎÎ Max ÎÎ Unit ÎÎÎÎ t P, ÎÎÎÎÎÎÎ Maximum PropagationÎÎÎÎÎÎÎÎ CC = 3.3 ± 0.3 C = pf ÎÎÎ t ÎÎÎÎ P Delay, Input A or B to Y C ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ = 0 pf ÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ.0 6.2ÎÎÎ.0 ÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ 6.ÎÎÎ ÎÎÎÎ. ÎÎ 9. ÎÎÎÎÎ ns ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ CC =.0 ± 0. C = pf ÎÎÎÎÎ 3.ÎÎÎ 6.8ÎÎÎÎÎ 8.0ÎÎÎÎÎÎ ÎÎ C = 0 pf 4.2 8.8 ÎÎÎÎ C IN ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ Maximum Input ÎÎÎÎÎÎÎÎÎÎ Capacitance ÎÎÎÎÎÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ.ÎÎÎ ÎÎÎ 0ÎÎÎ ÎÎÎ ÎÎÎ ÎÎÎ 0 ÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎ 0 pf ÎÎÎÎ ÎÎ Typical @ 2 C, CC =.0 C PD Power Dissipation Capacitance (Note 6) pf 6. C PD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I CC(OPR) = C PD CC f in + I CC. C PD is used to determine the no load dynamic power consumption; P D = C PD 2 CC f in + I CC CC. 3
MC74CGT86 A or B 0% GND t P t P Y 0% O O Figure 4. Switching Waveforms TEST POINT DEICE UNDER TEST OUTPUT C * *Includes all probe and jig capacitance Figure. Test Circuit ORDERING INFORMATION MC74CGT86DFT M74CGT86DFTG Device Package Shipping SC 88A / SOT 33 / SC 70 SC 88A / SOT 33 / SC 70 (Pb Free) MC74CGT86DFT2 M74CGT86DFT2G SC 88A / SOT 33 / SC 70 SC 88A / SOT 33 / SC 70 (Pb Free) 3000 / Tape & Reel MC74CGT86DTT M74CGT86DTTG TSOP / SOT 23 / SC 9 TSOP / SOT 23 / SC 9 (Pb Free) For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD80/D. 4
MC74CGT86 PACKAGE DIMENSIONS SC 88A, SOT 33, SC 70 CASE 49A 02 ISSUE J S A G 4 B 2 3 D P 0.2 (08) M B M N NOTES:. DIMENSIONING AND TOERANCING PER ANSI YM, 982. 2. CONTROING DIMENSION: INC. 3. 49A 0 OBSOETE. NEW STANDARD 49A 02. 4. DIMENSIONS A AND B DO NOT INCUDE MOD FAS, PROTRUSIONS, OR GATE BURRS. INCES MIIMETERS DIM MIN MAX MIN MAX A 7 87.80 2.20 B 4 3..3 C 3 43 0.0 D 04 2 0 0.30 G 26 BSC 0.6 BSC 04 0 J 04 0 0 0.2 K 04 2 0 0.30 N 08 REF 0.20 REF S 79 87 0 2.20 C J K SODERING FOOTPRINT* 97 0.6 2 0.40 7 0.6 2.9 748 SCAE 20: mm inches *For additional information on our Pb Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SODERRM/D.
MC74CGT86 PACKAGE DIMENSIONS TSOP CASE 483 02 ISSUE G 2X 2X NOTE 0 T 0.20 T 4 2 3 G A B C D X 0.20 C A B T S SEATING PANE J K DETAI Z M DETAI Z NOTES:. DIMENSIONING AND TOERANCING PER ASME YM, 994. 2. CONTROING DIMENSION: MIIMETERS. 3. MAXIMUM EAD TICKNESS INCUDES EAD FINIS TICKNESS. MINIMUM EAD TICKNESS IS TE MINIMUM TICKNESS OF BASE MATERIA. 4. DIMENSIONS A AND B DO NOT INCUDE MOD FAS, PROTRUSIONS, OR GATE BURRS.. OPTIONA CONSTRUCTION: AN ADDITIONA TRIMMED EAD IS AOWED IN TIS OCATION. TRIMMED EAD NOT TO EXTEND MORE TAN 0.2 FROM BODY. MIIMETERS DIM MIN MAX A 0 BSC B.0 BSC C 0.90.0 D 0.2 G 0.9 BSC 0 J 0 0.26 K 0.20 0.60.2. M 0 0 S 2.0 0 SODERING FOOTPRINT* 0.9 37.9 74 2.4 94.0 39 0.7 28 SCAE 0: mm inches *For additional information on our Pb Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SODERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, C (SCIC). SCIC reserves the right to make changes without further notice to any products herein. SCIC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCIC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCIC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCIC does not convey any license under its patent rights nor the rights of others. SCIC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCIC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCIC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCIC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCIC was negligent regarding the design or manufacture of the part. SCIC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBICATION ORDERING INFORMATION ITERATURE FUFIMENT: iterature Distribution Center for ON Semiconductor P.O. Box 63, Denver, Colorado 8027 USA Phone: 303 67 27 or 800 344 3860 Toll Free USA/Canada Fax: 303 67 276 or 800 344 3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800 282 98 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 42 33 790 290 Japan Customer Focus Center Phone: 8 3 773 380 6 ON Semiconductor Website: www.onsemi.com Order iterature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative MC74CGT86/D