3D NAND Technology Implications to Enterprise Storage Applications



Similar documents
Flash & DRAM Si Scaling Challenges, Emerging Non-Volatile Memory Technology Enablement - Implications to Enterprise Storage and Server Compute systems

Charge-Trapping (CT) Flash and 3D NAND Flash Hang-Ting Lue

NAND Flash Architecture and Specification Trends

SLC vs MLC NAND and The Impact of Technology Scaling. White paper CTWP010

Samsung 2bit 3D V-NAND technology

Samsung 3bit 3D V-NAND technology

Yaffs NAND Flash Failure Mitigation

Low-Power Error Correction for Mobile Storage

The Evolving NAND Flash Business Model for SSD. Steffen Hellmold VP BD, SandForce

4 th Workshop on Innovative Memory Technologies

How To Increase Areal Density For A Year

Evaluating Embedded Non-Volatile Memory for 65nm and Beyond

3D Charge Trapping (CT) NAND Flash Yen-Hao Shih

SLC vs. MLC: An Analysis of Flash Memory

SLC vs MLC: Which is best for high-reliability apps?

Solid State Drive Technology

SLC vs MLC: Proper Flash Selection for SSDs in Industrial, Military and Avionic Applications. A TCS Space & Component Technology White Paper

Flash Memories. João Pela (52270), João Santos (55295) December 22, 2008 IST

Crossbar Resistive Memory:

Flash Memory Jan Genoe KHLim Universitaire Campus, Gebouw B 3590 Diepenbeek Belgium

Implementation Of High-k/Metal Gates In High-Volume Manufacturing

NAND Flash Architecture and Specification Trends

Important Differences Between Consumer and Enterprise Flash Architectures

In-Block Level Redundancy Management for Flash Storage System

Programming NAND devices

How it can benefit your enterprise. Dejan Kocic Netapp

Solid State Drives Data Reliability and Lifetime. Abstract

Temperature Considerations for Industrial Embedded SSDs

DEVELOPMENTS & TRENDS IN FEOL MATERIALS FOR ADVANCED SEMICONDUCTOR DEVICES Michael Corbett mcorbett@linx-consulting.com Semicon Taiwan2015

Why Hybrid Storage Strategies Give the Best Bang for the Buck

Intel s Revolutionary 22 nm Transistor Technology

Database!Fatal!Flash!Flaws!No!One! Talks!About!!!

Comparison of NAND Flash Technologies Used in Solid- State Storage

Class 18: Memories-DRAMs

AN1837. Non-Volatile Memory Technology Overview By Stephen Ledford Non-Volatile Memory Technology Center Austin, Texas.

An Analysis Of Flash And HDD Technology Trends

Data Retention in MLC NAND Flash Memory: Characterization, Optimization, and Recovery

NAND Flash Memory as Driver of Ubiquitous Portable Storage and Innovations

The Bleak Future of NAND Flash Memory

Micron MT29F2G08AAB 2 Gbit NAND Flash Memory Structural Analysis

State-of-the-Art Flash Memory Technology, Looking into the Future

A Dual-Mode NAND Flash Memory: 1-Gb Multilevel and High-Performance 512-Mb Single-Level Modes

Error Patterns in MLC NAND Flash Memory: Measurement, Characterization, and Analysis

Data Storage Time Sensitive ECC Schemes for MLC NAND Flash Memories

Highly Scalable NAND Flash Memory Cell Design Embracing Backside Charge Storage

Static-Noise-Margin Analysis of Conventional 6T SRAM Cell at 45nm Technology

Nasir Memon Polytechnic Institute of NYU

Winbond W971GG6JB-25 1 Gbit DDR2 SDRAM 65 nm CMOS DRAM Process

Solid State Drive (SSD) FAQ

NAND Flash FAQ. Eureka Technology. apn5_87. NAND Flash FAQ

Data Retention in MLC NAND Flash Memory: Characterization, Optimization, and Recovery

FLASH TECHNOLOGY DRAM/EPROM. Flash Year Source: Intel/ICE, "Memory 1996"

Enabling the Flash-Transformed Data Center

Thermal Modeling Methodology for Fast and Accurate System-Level Analysis: Application to a Memory-on-Logic 3D Circuit

NAND Basics Understanding the Technology Behind Your SSD

Chapter 9 Semiconductor Memories. Jin-Fu Li Department of Electrical Engineering National Central University Jungli, Taiwan

Implementing MLC NAND Flash for Cost-Effective, High-Capacity Memory

International Journal of Electronics and Computer Science Engineering 1482

Disks and RAID. Profs. Bracy and Van Renesse. based on slides by Prof. Sirer

Data Distribution Algorithms for Reliable. Reliable Parallel Storage on Flash Memories

At-Speed Test Considering Deep Submicron Effects. D. M. H. Walker Dept. of Computer Science Texas A&M University

Flash Solid State. Are we there yet?

Trends in NAND Flash Memory Error Correction

Advantages of e-mmc 4.4 based Embedded Memory Architectures

DESIGN CHALLENGES OF TECHNOLOGY SCALING

Scaling from Datacenter to Client

Programming Matters. MLC NAND Reliability and Best Practices for Data Retention. Data I/O Corporation. Anthony Ambrose President & CEO

Advanced VLSI Design CMOS Processing Technology

Semiconductor Memories

Figure 1. New Wafer Size Ramp Up as a Percentage of World Wide Silicon Area Versus Years Elapsed Since the New Size Was Introduced [1].

Flash Technology Update from Micron and Intel

On the Use of Strong BCH Codes for Improving Multilevel NAND Flash Memory Storage Capacity

Chapter 1 Introduction to The Semiconductor Industry 2005 VLSI TECH. 1

Objective. Testing Principle. Types of Testing. Characterization Test. Verification Testing. VLSI Design Verification and Testing.

MirrorBit Technology: The Foundation for Value-Added Flash Memory Solutions FLASH FORWARD

Empirical Evaluation of NAND Flash Memory Performance

SSDs and RAID: What s the right strategy. Paul Goodwin VP Product Development Avant Technology

{The Non-Volatile Memory Technology Database (NVMDB)}, UCSD-CSE Techreport CS

SSD Server Hard Drives for IBM

Choosing the Right NAND Flash Memory Technology

1 / 25. CS 137: File Systems. Persistent Solid-State Storage

DIABLO TECHNOLOGIES MEMORY CHANNEL STORAGE AND VMWARE VIRTUAL SAN : VDI ACCELERATION

Chapter Introduction. Storage and Other I/O Topics. p. 570( 頁 585) Fig I/O devices can be characterized by. I/O bus connections

CAVE: Channel-Aware Buffer Management Scheme for Solid State Disk

Analyzing Electrical Effects of RTA-driven Local Anneal Temperature Variation

Long Term Data Retention of Flash Cells Used in Critical Applications

NetApp FAS Hybrid Array Flash Efficiency. Silverton Consulting, Inc. StorInt Briefing

Flash Memory Technology in Enterprise Storage

Leveraging EMC Fully Automated Storage Tiering (FAST) and FAST Cache for SQL Server Enterprise Deployments

A Plasma Doping Process for 3D FinFET Source/ Drain Extensions

RealSSD Embedded USB Mass Storage Drive MTFDCAE001SAF, MTFDCAE002SAF, MTFDCAE004SAF, MTFDCAE008SAF

How To Write On A Flash Memory Flash Memory (Mlc) On A Solid State Drive (Samsung)

IEEE Milestone Proposal: Creating the Foundation of the Data Storage Flash Memory Industry

WP001 - Flash Management A detailed overview of flash management techniques

Trabajo Memorias flash

Managing the evolution of Flash : beyond memory to storage

Low Power AMD Athlon 64 and AMD Opteron Processors

Model-Based Synthesis of High- Speed Serial-Link Transmitter Designs

Total Hot Spot Management from Design Rule Definition to Silicon Fabrication

Design Verification and Test of Digital VLSI Circuits NPTEL Video Course. Module-VII Lecture-I Introduction to Digital VLSI Testing

Transcription:

3D NAND Technology Implications to Enterprise Storage Applications Jung H. Yoon Memory Technology IBM Systems Supply Chain

Outline Memory Technology Scaling - Driving Forces Density trends & outlook Bit cost factors 3D NAND Design & Architecture key factors 3D NAND Process, Reliability & Quality 3D NAND Performance, Power 3D NAND Technology Implications to Enterprise Storage Summary 2

Silicon Technology Scaling Trends & Outlook DRAM 2D NAND Flash k 1 0.30 ~ 0.35 k 1 0.27 ~ 0.30 3D NAND Flash A. Nitayama VLSI 2013 2D NAND continues to drive lithographic minimum feature scaling 1y/1z nm in volume production Floating gate scaling to 1z nm (~15nm) > industry wide transition to 3D NAND cell in 1H16 enabling path for Effective Sub 10nm scaling Timing of 3D NAND implementation to Enterprise Storage will depend on 3D MLC/TLC Flash technology yield, reliability maturity, bit cost reduction, combined with Controller/Flash management enablement in 2016-2017 timeframe TLC currently accounts for ~40% of industry output, anticipate to exceed 65% by 2018 3D TLC will drive continued bit cost reduction & opportunities for wider flash adaptation including enterprise storage 3

DRAM & Flash Scaling Density Trends DRAM scaling at sub 20nm node for 12/16Gbit bit cost reduction vs increased technology complexity & fab investment requirements Flash scaling continues via 2D > 3D NAND transition enabling 256Gb & higher density MLC/TLC Flash 4

Memory Bit Cost Curve vs Scaling Source Gartner, IDC, IBM Steep increase in Fab Capital Expenditure @ sub 20 nm driven by immersion ArF tooling & low K1 lithography, multiple patterning overhead Flash Bit cost reduction will continue at steep rate via 3D NAND scaling in 2016-2020 3D NAND yield, quality and reliability is key DRAM $ per GB take down slope significantly flattened at 1x/1y/1z nm in 2016-2019 5

3D NAND Bit Cost Bit cost vs N (Layer Count) considering added cost with high layer count Source: PI Du ICSICT 2014 1. 3D NAND bit cost (simple model) Source: A. Walker, IEEE2013 2. Additional Staircase Contact adds process cost 3. Added Area for Decoder WL decoder area needed to reduce RC delay 4. Added Process cost for peripheral circuit integration 5. Bit cost reduction @ 64-100 layers will required vertical channel etch profile, innovation in decoder/peripheral design /layout, F & z-directional wordline-to-wordline pitch reduction 6. Fab wafer ramp-up, yield & quality maturity key in 3D NAND bit cost. 3D NAND process specific Fab CaPex needed for initial production, Fab thruput key factor for bit cost 6 N

3D NAND Design & Architecture Key Factors Source: J. Jang et al, VLSI 2009 1. 3D NAND Cell array architecture: Page, block, plane size & structure 2. Program & Read algorithms 3. X/Y and Z directional cell-to-cell interference 4. ECC requirements & error characteristics 7

3D NAND Process, Reliability & Quality 3D NAND P/E Cycling Vertical Charge Trap Transistor Floating Gate Charge Trap KT Park, ISSCC2014 Y. Fukuzumi et al, IEDM2007 3D Charge Trap Key Characteristics 1. Reduction in Cell-to-cell interference due to lithographic cell spacing relaxation (~15 nm > 4x nm) 2. Charge Trap Thin Tunnel Oxide less charge trap build up caused by PE Cycling => tight Vt distribution 3. Enables faster programming speed due with 1 pass programming algorithm 8

3D NAND Data Retention 2D Floating Gate 3D Charge Trap Source: Y. Cai, HPCA 2015 3D Charge Trap Data Retention Source: G. Van Den Bosch, IMW 2014 Fast initial charge loss due to shallow trapped electrons Data Retention fails - due to charge spreading across channel (Z-direction) and charge loss thru thin tunnel oxide (X-direction) Understanding of High Temp & Low Temperature data retention mechanism critical degraded data retention characteristics at > 125C anticipated 3D NAND Floating gate cell expected to have an advantage in data retention but with endurance characteristics tradeoffs 9

3D NAND Fab Yield & Quality Challenges Source: S. Wen, 3D NAND Processing whitepaper 2014 1. High Aspect Ratio Channel Etch Profile (Distortion free, near verticalθ angle) & ONO film thickness control in z-direction 2. Issues at bottom gate has ripple effect all the way up the channel 3. Staircase contacts from the Word-line drivers for each layer creates cell structure unique to 3D NAND High A/R contact etch, alignment accuracy, contact resistance uniformity 4. Bit line contact @ top of channel interface properties & alignment accuracy 5. 3D NAND specific Defect control, metrology & methodologies needed 6. Wafer yield Drive wafer to wafer, across wafer, die-to-die, intra-die variability reduction => critical for 3D NAND Bit cost and Enterprise Quality & Reliability 10

3D NAND Cell/Process Architecture Challenges Wordline RC delay more Wordline decoder area needed to relax large RC Loading Wordline capacitance increase (due to 3D NAND architecture) - Icc current increases Low cell current & variability due to poly-si channel innovations for high mobility channel needed for continued scaling of 3D NAND layer count, Poly Si microstructure engineering critical Random Telegraph Noise (RTN) charge trap, carrier mobility fluctuation Techinsights Samsung V-NAND 2014 11

3D NAND Programming Scheme 3D NAND allows fast programming speed due to 1 pass Programming algorithm possible with reduced Cell-to-Cell Interference Dual/triple pages can be programmed simultaneously with less programming steps compared to 2D NAND Reduction in tprog > Reduction in latency > Higher performance BER reduction via elimination of Partial Page Programming/upper page read error scheme 12

3D NAND Performance & Power Consumption Program time & Energy Consumption Source: J.W Im et.al. ISSCC 2015 3D NAND allows 1 pass Programming Algorithm => tprog reduction Potential for Energy Consumption reduction via reduced tprog Normalized Energy Consumption = Vcc x ICC2 x tprog / Page size Possible ICC current increases due to 3D NAND architecture specifics Potential for Reduction in Flash Operation power and Sequential Write Power Efficiency => positive for OpEx related power/cooling costs 13

3D NAND Technology Implications to Enterprise Storage Density 256Gb+ MLC/TLC Flash density with same footprint package + Reliability Driven by lower Cell-to-Cell Interference & Tighter Vt distribution with P/E cycling 3D Charge Trap vs 3D Floating gate needs to be further evaluated/understood. Flash characterization critical Data Retention for 3D Charge Trap anticipated to worsen need thorough evaluation & understanding of mechanism over wide operational & storage temperature range Performance Faster tprog due to 1 pass programming algorithm due to reduced Cell-to-Cell interference Dual/Triple pages simultaneous programming with less programming steps Power Efficiency Potential Power reduction driven by tprog reduction ICC current tradeoffs need to be understood for overall Power efficiency gains 14

3D NAND Implication Flash Enterprise Storage 4 V s of Data Key Considerations for Big Data VALUE VOLUME Rapidly declining Flash Bit Cost (MLC/TLC) via 3D NAND scaling Optimize economic value of data fast analysis of more data in different formats OpEx benefits Low power/ cooling costs Less data center physical space due to higher density flash 3D NAND Volume of data captured, stored, shared, and analyzed continue to increase Raw capacity growth Greater storage density in the data center VARIETY Unstructured data files, email, social media consists >80% of all data Accommodate file & object storage represented by unstructured data best suited for Flash storage VELOCITY Performance data must be analyzed faster > smarter decisions & maximize business value Higher IOPS, lower latency needed 3D NAND critical to Enterprise Storage - continue to drive Flash bit cost reduction, increases in Capacity, Reliability, Performance and Reduction in power consumption 2015 IBM Corporation

Summary 3D NAND introduction and scaling anticipate continued MLC/TLC bit cost reduction while driving Density growth over the next 5+ years. Bit cost scaling will be determined by Si process, device and design innovations focused on channel profile, vertical transistor, staircase process controls, decoder & peripheral circuit complexity, and process uniformity Timing of 3D NAND implementation to Enterprise Storage will depend on 3D MLC/TLC Flash technology yield, reliability maturity, bit cost reduction, combined with Controller/Flash management enablement in 2016-2017 timeframe TLC current accounts for ~40% of industry output, anticipate to exceed 65% by 2018 3D TLC will drive continued bit cost reduction & opportunities for wider flash adaptation including enterprise storage 3D NAND cell architecture Relaxation of lithographic pitch reduces Cell-to-Cell interference & tighter Vt distribution => Endurance & Performance gain opportunities anticipated Data retention expected to be weaker 3D Charge Trap need further understanding of data retention at operating & storage temperatures 3D NAND Process Technology unique challenges fab quality process controls critical 1 pass programming allows shorter tprog => opportunity for performance gain & power consumption reduction 3D NAND Technology critical for Enterprise Flash Storage - driving Flash bit cost reduction, increases in Capacity, Reliability, and opportunity for Performance gain & OpEx benefits via Power consumption reduction 16