Features. DDR3 Unbuffered DIMM Spec Sheet



Similar documents
Features. DDR3 SODIMM Product Specification. Rev. 1.7 Feb. 2016

Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011

DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB

DDR3(L) 4GB / 8GB UDIMM

Table 1: Address Table

DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB

DDR2 SDRAM UDIMM MT18HTF6472AY 512MB MT18HTF12872AY 1GB MT18HTF25672AY 2GB MT18HTF51272AY 4GB. Features

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site:

GR2DR4B-EXXX/YYY/LP 1GB & 2GB DDR2 REGISTERED DIMMs (LOW PROFILE)

ADQYF1A08. DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits)

DDR3 SDRAM UDIMM MT16JTF25664AZ 2GB MT16JTF51264AZ 4GB MT16JTF1G64AZ 8GB. Features. 2GB, 4GB, 8GB (x64, DR) 240-Pin DDR3 UDIMM.

DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site:

DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM SODIMM MT8HTF6464HDZ 512MB MT8HTF12864HDZ 1GB. Features. 512MB, 1GB (x64, DR) 200-Pin DDR2 SODIMM. Features

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB MT16HTF51264HZ 4GB. Features. 1GB, 2GB, 4GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM.

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

DDR3 SDRAM SODIMM MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- DIMM.

DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB. Features. 512MB (x64, SR) 200-Pin DDR2 SODIMM. Features. Figure 1: 200-Pin SODIMM (MO-224 R/C C)

are un-buffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM). All devices

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

DDR2 SDRAM UDIMM MT16HTF6464AY 512MB MT16HTF12864AY 1GB MT16HTF25664AY 2GB MT16HTF51264AY 4GB. Features

DDR3 SDRAM SODIMM MT8JSF25664HDZ 2GB. Features. 2GB (x64, DR) 204-Pin DDR3 SODIMM. Features. Figure 1: 204-Pin SODIMM (MO-268 R/C A)

Memory Module Specifications KVR667D2D4F5/4G. 4GB 512M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

1.55V DDR2 SDRAM FBDIMM

Technical Note. Initialization Sequence for DDR SDRAM. Introduction. Initializing DDR SDRAM

Note: Data Rate (MT/s) CL = 3 CL = 4 CL = 5 CL = 6. t RCD (ns) t RP (ns) t RC (ns) t RFC (ns)

DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

Table 1 SDR to DDR Quick Reference

DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB

User s Manual HOW TO USE DDR SDRAM

ADATA Technology Corp. DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit)

DDR2 SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB. Features. 2GB, 4GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB. Features. 1GB, 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB. Features. 512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM. Features

Memory Module Specifications KVR667D2D8F5/2GI. 2GB 256M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

Address Summary Table: 128MB 256MB 512MB 1GB 2GB Module

Technical Note DDR2 Offers New Features and Functionality

Mobile SDRAM. MT48H16M16LF 4 Meg x 16 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks

V58C2512(804/404/164)SB HIGH PERFORMANCE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 (804) 4 BANKS X 32Mbit X 4 (404) 4 BANKS X 8Mbit X 16 (164)

White Paper David Hibler Jr Platform Solutions Engineer Intel Corporation. Considerations for designing an Embedded IA System with DDR3 ECC SO-DIMMs

DDR3 DIMM Slot Interposer

DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB

Data Rate (MT/s) CL = 15 CL = 13 CL = 14

PT973216BG. 32M x 4BANKS x 16BITS DDRII. Table of Content-

JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B. (Revision of JESD79-2A) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION. January 2005

Computer Architecture

Standard: 64M x 8 (9 components)

DDR2 Specific SDRAM Functions

DDR3 SDRAM. MT41J256M4 32 Meg x 4 x 8 banks MT41J128M8 16 Meg x 8 x 8 banks MT41J64M16 8 Meg x 16 x 8 banks. Features

Parity 3. Data Rate (MT/s) CL = 6 CL = 5 CL = 4 CL = 3-80E PC

DDR3L SDRAM. MT41K512M4 64 Meg x 4 x 8 banks MT41K256M8 32 Meg x 8 x 8 banks MT41K128M16 16 Meg x 16 x 8 banks. Description

DDR2 Unbuffered SDRAM MODULE

DDR3 SDRAM. MT41J512M4 64 Meg x 4 x 8 Banks MT41J256M8 32 Meg x 8 x 8 Banks MT41J128M16 16 Meg x 16 x 8 Banks. Features. 2Gb: x4, x8, x16 DDR3 SDRAM

DDR3L SDRAM. MT41K1G4 128 Meg x 4 x 8 banks MT41K512M8 64 Meg x 8 x 8 banks MT41K256M16 32 Meg x 16 x 8 banks. Description

Technical Note Design Guide for Two DDR UDIMM Systems

JEDEC STANDARD. Double Data Rate (DDR) SDRAM Specification JESD79C. (Revision of JESD79B) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION MARCH 2003

DDR SDRAM UNBUFFERED DIMM

Memory unit. 2 k words. n bits per word

DDR2 SDRAM Registered MiniDIMM MT9HTF3272(P)K 256MB MT9HTF6472(P)K 512MB MT9HTF12872(P)K 1GB

Dual DIMM DDR2 and DDR3 SDRAM Interface Design Guidelines

JEDEC STANDARD DDR3 SDRAM. JESD79-3C (Revision of Jesd79-3B, April 2008) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOVEMBER 2008

DDR SDRAM UNBUFFERED DIMM

Jerry Chu 2010/07/07 Vincent Chang 2010/07/07

A N. O N Output/Input-output connection

DDR2 Device Operations & Timing Diagram DDR2 SDRAM. Device Operations & Timing Diagram

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

2GB DDR2 SDRAM SO-DIMM

Application Note for General PCB Design Guidelines for Mobile DRAM

HP03 BAROMETER MODULE Version: 1.1

DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 WE# RAS# A0 A1 A2 A3

D1 D2 D3 D4 D5 D6 D7. Benefits: Stable system operation No trace length matching Low PCB cost

Technical Note. DDR3 Point-to-Point Design Support. Introduction. TN-41-13: DDR3 Point-to-Point Design Support. Introduction

DDR subsystem: Enhancing System Reliability and Yield

Highlights of the High- Bandwidth Memory (HBM) Standard

Features. Instruction. Decoder Control Logic, And Clock Generators. Address Compare amd Write Enable. Protect Register V PP.

DS1621 Digital Thermometer and Thermostat

DDR2 VLP-Registered DIMM Module

512MB DDR SDRAM SoDIMM

RFID MODULE Mifare Reader / Writer SL030 User Manual Version 2.6 Nov 2012 StrongLink

AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor.

Hardware and Layout Design Considerations for DDR4 SDRAM Memory Interfaces

DOUBLE DATA RATE (DDR) SDRAM

Methode Electronics. DM-317-XXXX 40 Gbps QSFP+ Passive Cable RoHS COMPLIANT.

IS42/45R86400D/16320D/32160D IS42/45S86400D/16320D/32160D

Embedded Multi-Media Card Specification (e MMC 4.5)

DS1621 Digital Thermometer and Thermostat

DS Wire Digital Thermometer and Thermostat

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Chapter 5 :: Memory and Logic Arrays

Fairchild Solutions for 133MHz Buffered Memory Modules

ABRIDGED DATA SHEET EVALUATION KIT AVAILABLE

Transcription:

Features DDR3 functionality and operations supported as defined in the component data sheet 240-pin, unbuffered dual in-line memory module (UDIMM) Fast data transfer rates: PC3-8500, PC3-10600, PC3-12800 1GB(128 Meg x 64), 2GB (256 Meg x 64), 4GB (512Meg x 64) V DD = V DDQ = 1.5V ±0.075V V DDSPD = 3.0V to 3.6V Reset pin for improved system stability Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals Single or Dual rank Fixed burst chop (BC) of 4 and burst length (BL) of 8 via the mode register set (MRS) Adjustable data-output drive strength Serial presence-detect (SPD) EEPROM Gold edge contacts Pb-free Fly-by topology Terminated control, command, and address bus 1 Rev 1.2 Nov. 2010

Module Specification Part Number Module Density & Timing Bandwidth Data Rate Configuration (tcl-trcd-trp) SP001GBLTU106S01(2) 1GB (128Mx64) PC3-8500 DDR3-1066 7-7-7 SP001GBLTU133S01(2) 128Mx8 1Rank SP002GBLTU106S01(2) PC3-8500 DDR3-1066 7-7-7 2GB (256Mx64) SP002GBLTU133S01(2) 128Mx8 2Ranks SP002GBLTU160S01(2) SP002GBLTU106V01(2) 2GB (256Mx64) PC3-8500 DDR3-1066 7-7-7 SP002GBLTU133V01(2) 256Mx8 1Rank SP004GBLTU133V01(2) 4GB (512Mx64) PC3-8500 DDR3-1066 7-7-7 SP004GBLTU133V01(2) 256Mx8 2Ranks SP002GBLTU106S21(2) PC3-8500 DDR3-1066 7-7-7 1GB x 2 Kit Package SP002GBLTU133S21(2) SP003GBLTU106S31(2) PC3-8500 DDR3-1066 7-7-7 1GB x 3 Kit Package SP003GBLTU133S31(2) SP004GBLTU106S21(2) PC3-8500 DDR3-1066 7-7-7 SP004GBLTU133S21(2) 2GB x 2 Kit Package SP004GBLTU160S21(2) SP004GBLTU106V21(2) PC3-8500 DDR3-1066 7-7-7 SP004GBLTU133V21(2) 2GB x 2 Kit Package SP004GBLTU160V21(2) SP006GBLTU106S31(2) PC3-8500 DDR3-1066 7-7-7 SP006GBLTU133S31(2) 2GB x 3 Kit Package SP006GBLTU160S31(2) SP006GBLTU106V31(2) PC3-8500 DDR3-1066 7-7-7 SP006GBLTU133V31(2) 2GB x 3 Kit Package SP006GBLTU160V31(2) SP008GBLTU106V21(2) PC3-8500 DDR3-1066 7-7-7 4GB x 2 Kit Package SP008GBLTU133V21(2) SP012GBLTU106V31(2) PC3-8500 DDR3-1066 7-7-7 4GB x 3 Kit Package SP012GBLTU133V31(2) Note: This document supports all LTU Series DDR3 240Pin UDIMM products. Some item was be EOL in this list, Please contact with our sales Dep. 2 Rev 1.2 Nov. 2010

Pin Assignments 240-Pin UDIMM Front 240-Pin UDIMM Back Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol 1 VREFDQ 31 DQ25 61 A2 91 DQ41 121 VSS 151 VSS 181 A1 211 VSS 2 VSS 32 VSS 62 VDD 92 VSS 122 DQ4 152 DM3 182 VDD 212 DM5 3 DQ0 33 DQS3# 63 CK1 93 DQS5# 123 DQ5 153 NC 183 VDD 213 NC 4 DQ1 34 DQS3 64 CK1# 94 DQS5 124 VSS 154 VSS 184 CK0 214 VSS 5 VSS 35 VSS 65 VDD 95 VSS 125 DM0 155 DQ30 185 CK0# 215 DQ46 6 DQS0# 36 DQ26 66 VDD 96 DQ42 126 NC 156 DQ31 186 VDD 216 DQ47 7 DQS0 37 DQ27 67 VREFCA 97 DQ43 127 VSS 157 VSS 187 NC 217 VSS 8 VSS 38 VSS 68 NC 98 VSS 128 DQ6 158 NC 188 A0 218 DQ52 9 DQ2 39 NC 69 VDD 99 DQ48 129 DQ7 159 NC 189 VDD 219 DQ53 10 DQ3 40 NC 70 A10 100 DQ49 130 VSS 160 VSS 190 BA1 220 VSS 11 VSS 41 VSS 71 BA0 101 VSS 131 DQ12 161 NC 191 VDD 221 DM6 12 DQ8 42 NC 72 VDD 102 DQS6# 132 DQ13 162 NC 192 RAS# 222 NC 13 DQ9 43 NC 73 WE# 103 DQS6 133 VSS 163 VSS 193 S0# 223 VSS 14 VSS 44 VSS 74 CAS# 104 Vss 134 DM1 164 NC 194 VDD 224 DQ54 15 DQS1# 45 NC 75 VDD 105 DQ50 135 NC 165 NC 195 ODT0 225 DQ55 16 DQS1 46 NC 76 S1# 106 DQ51 136 VSS 166 VSS 196 A13 226 VSS 17 VSS 47 VSS 77 ODT1 107 VSS 137 DQ14 167 NC 197 VDD 227 DQ60 18 DQ10 48 NC 78 VDD 108 DQ56 138 DQ15 168 RESET# 198 NC 228 DQ61 19 DQ11 49 NC 79 NC 109 DQ57 139 VSS 169 CKE1 199 VSS 229 VSS 20 VSS 50 CKE0 80 VSS 110 VSS 140 DQ20 170 VDD 200 DQ36 230 DM7 21 DQ16 51 VDD 81 DQ32 111 DQS7# 141 DQ21 171 NC 201 DQ37 231 NC 22 DQ17 52 BA2 82 DQ33 112 DQS7 142 VSS 172 NC/A14 202 VSS 232 VSS 23 VSS 53 NC 83 VSS 113 VSS 143 DM2 173 VDD 203 DM4 233 DQ62 24 DQS2# 54 VDD 84 DQS4# 114 DQ58 144 NC 174 A12 204 NC 234 DQ63 25 DQS2 55 A11 85 DQS4 115 DQ59 145 VSS 175 A9 205 VSS 235 VSS 26 VSS 56 A7 86 VSS 116 VSS 146 DQ22 176 VDD 206 DQ38 236 VDDSPD 27 DQ18 57 VDD 87 DQ34 117 SA0 147 DQ23 177 A8 207 DQ39 237 SA1 28 DQ19 58 A5 88 DQ35 118 SCL 148 VSS 178 A6 208 VSS 238 SDA 29 VSS 59 A4 89 VSS 119 SA2 149 DQ28 179 VDD 209 DQ44 239 VSS 30 DQ24 60 VDD 90 DQ40 120 VTT 150 DQ29 180 A3 210 DQ45 240 VTT 3 Rev 1.2 Nov. 2010

Pin Description Symbol Type Description A0 A14 Address inputs: Provide the row address for ACTIVE commands and the column address and auto precharge bit for READ/WRITE commands to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BA. A12 is sampled during READ and WRITE commands to determine if burst chop (on-the-fly) will be performed. The address inputs also provide the opcode during mode register command set. A0 A13 (128Mx8) A0 A14 (256Mx8). BA0 BA2 Bank address inputs: BA0, BA1 define to which device bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0, BA1 define which mode register, including MR, EMR, EMR(2), and EMR(3), is loaded during the LOAD MODE command. CK0, CK0#, CK1, CK1# CKE0, CKE1 DM0 DM7 ODT0 ODT1 RAS#, CAS#, WE# RESET# S0#, S1# SA[2:0] (LVCMOS) Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#. Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR3 SDRAM. Data input mask: DM is an input mask signal for write data. data is masked when DM is sampled HIGH, along with that input data, during a write access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading is designed to match that of DQ and DQS7pins. On-die termination: ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is only applied to the following pins: DQ, DQS, DQS# and DM. The ODT input will be ignored if disabled via the LOAD MODE command. Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being entered. Reset: RESET# is an active LOW CMOS input referenced to V SS. The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH 0.8 V DD and DC LOW 0.2 V DD. Chip select: S# enables (registered LOW) and disables (registered HIGH) the command decoder. Presence-detect address inputs: These pins are used to configure the SPD EEPROM address range. SCL Serial clock for presence-detect: SCL is used to synchronize the presence-detect data transfer to and from the module. DQ0 DQ63 I/O Data input/output: Bidirectional data bus. DQS0 DQS7 DQS0# DQS7# I/O Data strobe: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. SDA I/O Serial presence-detect data: SDA is a bidirectional pin used to transfer addresses and data into and out of the SPD EEPROM on the module. V DD Supply Power supply: 1.5V ±0.075V. The component V DD and V DDQ are connected to the module V DD. V DDSPD Supply Temperature sensor/spd EEPROM power supply: +3.0V to +3.6V. V REFCA Supply Reference voltage: Control, command, and address (V DD /2). V REFDQ Supply Reference voltage: DQ, DM (V DD /2). V SS Supply Ground. V TT Supply Termination voltage: Used for control, command, and address (V DD /2). NC No connect: These pins are not connected on the module. NU Not used: These pins are not used in specific module configuration/operations. 4 Rev 1.2 Nov. 2010

Simplified Mechanical Drawing(x8 1Rank) Note: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note: 2. The dimensional diagram is for reference only. 5 Rev 1.2 Nov. 2010

Simplified Mechanical Drawing(x8 2Ranks) Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note 2: The dimensional diagram is for reference only. 6 Rev 1.2 Nov. 2010