SN74S74A ual Type Positive Edge Triggered Flip Flop The SN74S74A dual edge-triggered flip-flop utilizes Schottky TT circuitry to produce high speed -type flip-flops. Each flip-flop has individual clear and set inputs, and also complementary and outputs. Information at input is transferred to the output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the IG or the OW level, the input signal has no effect. OW POWER SCOTTKY MOE SEECT TRUT TABE OPERATING MOE Set Reset (Clear) *Undetermined oad (Set) oad 0 (Reset) INPUTS OUTPUTS S C * Both outputs will be IG while both S and C are OW, but the output states are unpredictable if S and C go IG simultaneously. If the levels at the set and clear are near V I maximum then we cannot guarantee to meet the minimum level for V O., h = IG Voltage evel, I = OW Voltage evel X = on t Care l, h (q) = ower case letters indicate the state of the referenced input i, h (q) = (or output) one set-up time prior to the IG to OW clock transition. X X X h l 4 4 SOIC SUFFIX CASE 75A 4 PASTIC N SUFFIX CASE 646 SOEIAJ M SUFFIX CASE 965 GUARANTEE OPERATING RANGES Symbol Parameter Min Typ Max Unit V CC Supply Voltage 4.75 5.0 5.25 V T A Operating Ambient Temperature Range 0 25 70 C I O Output Current igh 0.4 ma I O Output Current ow 8.0 ma ORERING INFORMATION evice Package Shipping SN74S74AN 4 Pin IP 2000 Units/Box SN74S74A SOIC 4 55 Units/Rail SN74S74AR2 SOIC 4 2500/Tape & Reel SN74S74AM SOEIAJ 4 See Note SN74S74AME SOEIAJ 4 See Note. For ordering information on the EIAJ version of the SOIC package, please contact your local ON Semiconductor representative. Semiconductor Components Industries, C, 2006 July, 2006 Rev. 8 Publication Order Number: SN74S74A/
SN74S74A OGIC IAGRAM (Each Flip-Flop) SET (S ) 4 (0) CEAR (C) (3) 5 (9) COCK 3 () 2 (2) 6 (8) OGIC SYMBO 4 0 2 S 5 2 S 9 3 CP CP C 6 C 8 3 V CC = PIN 4 GN = PIN 7 2
SN74S74A C CARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) Symbol Parameter imits Min Typ Max V I Input IG Voltage 2.0 V V I Input OW Voltage 0.8 Unit V Test Conditions Guaranteed Input IG Voltage for All Inputs Guaranteed Input OW Voltage for All Inputs V IK Input Clamp iode Voltage 0.65.5 V V CC = MIN, I IN = 8 ma V O Output IG Voltage 2.7 3.5 V V CC = MIN, I O = MAX, V IN = V I or V I per Truth Table V O I I I I Output OW Voltage Input igh Current ata, Clock Set, Clear ata, Clock Set, Clear Input OW Current ata, Clock Set, Clear 0.25 0.4 V I O = 4.0 ma V CC = V CC MIN, V IN = V I or V I 0.35 0.5 V I O = 8.0 ma per Truth Table 20 40 0. 0.2 0.4 0.8 I OS Output Short Circuit Current (Note 2) 20 00 ma V CC = MAX I CC Power Supply Current 8.0 ma V CC = MAX 2. Not more than one output should be shorted at a time, nor for more than second. μa ma ma V CC = MAX, V IN = 2.7 V V CC = MAX, V IN = 7.0 V V CC = MAX, V IN = 0.4 V AC CARACTERISTICS (T A = 25 C, V CC = 5.0 V) Symbol Parameter imits Min Typ Max f MAX Maximum Clock Frequency 25 33 Mz Figure t P t P Clock, Clear, Set to Output AC SETUP REUIREMENTS (T A = 25 C) Symbol Parameter Unit 3 25 ns 25 40 ns imits Min Typ Max Figure t W() Clock 25 ns Figure t W() Clear, Set 25 ns Figure 2 t s ata Setup Time IG ata Setup Time OW Unit 20 ns 20 ns Figure t h old Time 5.0 ns Figure Test Conditions Test Conditions V CC = 5.0 V C = 5 pf V CC = 5.0 V 3
SN74S74A AC WAVEFORMS * t h() t s() tw() t W() t s() t h() CP t P f MAX t P t P t P *The shaded areas indicate when the input is permitted to change for predictable output performance. Figure. Clock to Output elays, ata Set-Up and old Times, Clock Pulse Width t W SET t W CEAR t P t P t P t P Figure 2. Set and Clear to Output elays, Set and Clear Pulse Widths 4
SN74S74A PACKAGE IMENSIONS 4 8 7 B N SUFFIX PASTIC PACKAGE CASE 646 06 ISSUE M NOTES:. IMENSIONING AN TOERANCING PER ANSI Y4.5M, 982. 2. CONTROING IMENSION: INC. 3. IMENSION TO CENTER OF EAS WEN FORME PARAE. 4. IMENSION B OES NOT INCUE MO FAS. 5. ROUNE CORNERS OPTIONA. T SEATING PANE N A INCES MIIMETERS IM MIN MAX MIN MAX A 0.75 0.770 8.6 8.80 F B 0.240 0.260 6.0 6.60 C 0.45 0.85 3.69 4.69 0.05 0.02 0.38 0.53 C F 0.040 0.070.02.78 G 0.00 BSC 2.54 BSC 0.052 0.095.32 2.4 J 0.008 0.05 0.20 0.38 K 0.5 0.35 2.92 3.43 0.290 0.30 7.37 7.87 K J M 0 0 G 4 P M N 0.05 0.039 0.38.0 0.3 (0.005) M 5
SN74S74A PACKAGE IMENSIONS T SEATING PANE G A 4 8 4 P 7 B K P 7 P C 0.25 (0.00) M T B S A S SUFFIX PASTIC SOIC PACKAGE CASE 75A 03 ISSUE F 0.25 (0.00) M B M NOTES:. IMENSIONING AN TOERANCING PER ANSI Y4.5M, 982. 2. CONTROING IMENSION: MIIMETER. 3. IMENSIONS A AN B O NOT INCUE MO PROTRUSION. 4. MAXIMUM MO PROTRUSION 0.5 (0.006) PER SIE. 5. IMENSION OES NOT INCUE AMBAR PROTRUSION. AOWABE AMBAR PROTRUSION SA BE 0.27 (0.005) TOTA IN EXCESS OF TE IMENSION AT MAXIMUM MATERIA CONITION. MIIMETERS INCES R X 45 F IM MIN MAX MIN MAX A 8.55 8.75 0.337 0.344 B 3.80 4.00 0.50 0.57 C.35.75 0.054 0.068 0.35 0.49 0.04 0.09 M J F 0.40.25 0.06 0.049 G.27 BSC 0.050 BSC J 0.9 0.25 0.008 0.009 K 0.0 0.25 0.004 0.009 M 0 7 0 7 P 5.80 6.20 0.228 0.244 R 0.25 0.50 0.00 0.09 6
SN74S74A PACKAGE IMENSIONS e 4 8 Z E b A 0.3 (0.005) M 0.0 (0.004) 7 E A VIEW P M M SUFFIX SOEIAJ PACKAGE CASE 965 0 ISSUE O E ETAI P c NOTES:. IMENSIONING AN TOERANCING PER ANSI Y4.5M, 982. 2. CONTROING IMENSION: MIIMETER. 3. IMENSIONS AN E O NOT INCUE MO FAS OR PROTRUSIONS AN ARE MEASURE AT TE PARTING INE. MO FAS OR PROTRUSIONS SA NOT EXCEE 0.5 (0.006) PER SIE. 4. TERMINA NUMBERS ARE SOWN FOR REFERENCE ONY. 5. TE EA WIT IMENSION (b) OES NOT INCUE AMBAR PROTRUSION. AOWABE AMBAR PROTRUSION SA BE 0.08 (0.003) TOTA IN EXCESS OF TE EA WIT IMENSION AT MAXIMUM MATERIA CONITION. AMBAR CANNOT BE OCATE ON TE OWER RAIUS OR TE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AN AJACENT EA TO BE 0.46 ( 0.08). MIIMETERS INCES IM MIN MAX MIN MAX A 2.05 0.08 A 0.05 0.20 0.002 0.008 b 0.35 0.50 0.04 0.020 c 0.8 0.27 0.007 0.0 9.90 0.50 0.390 0.43 E 5.0 5.45 0.20 0.25 e.27 BSC 0.050 BSC E 7.40 8.20 0.29 0.323 0.50 0.50 0.85 0.020 0.033 E.0.50 0.043 0.059 M 0 0 0 0 0.70 0.90 0.028 0.035 Z.42 0.056 ON Semiconductor and are registered trademarks of Semiconductor Components Industries, C (SCIC). SCIC reserves the right to make changes without further notice to any products herein. SCIC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCIC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCIC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCIC does not convey any license under its patent rights nor the rights of others. SCIC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCIC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCIC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCIC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCIC was negligent regarding the design or manufacture of the part. SCIC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBICATION ORERING INFORMATION ITERATURE FUFIMENT: iterature istribution Center for ON Semiconductor P.O. Box 563, enver, Colorado 8027 USA Phone: 303 675 275 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 276 or 800 344 3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 42 33 790 290 Japan Customer Focus Center Phone: 8 3 5773 3850 7 ON Semiconductor Website: www.onsemi.com Order iterature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative SN74S74A/