SBCCI 2010 Sessions Chip in Sampa



Similar documents
SBCCI'10. Symposium on Integrated Circuits and Systems Design. Proceedings of the Twenty-Third. USP, UNICAMP, and Centro Universitario da FEt

J I C S. Volume 6 Number 1 March 2011 ISSN

J I C S. ournal of ntegrated ircuits and ystems. Volume 5 Number 1 ISSN March

J I C S. ournal of ntegrated ircuits and ystems. Volume 8 Number 1 ISSN March

IMPACT OF THE HALO REGION ON FLOATING BODY EFFECTS IN TRIPLE GATE FINFETS

Búzios, December 12, Jorge Zubelli Organizing Committee

Bahia, October 22, Paulo Varandas Organizing Committee

Búzios, November 25, Jorge P. Zubelli Coordinator

Búzios, December 5, Jorge Zubelli Organizing Committee

Preliminary Agenda for Standard s 2008 Brazil Investor Trip

Computer Engineering: MS Program Overview, Fall 2013

Introduction to Digital System Design

QUINTA-FEIRA

What is a System on a Chip?

Switch Fabric Implementation Using Shared Memory

Intel Labs at ISSCC Copyright Intel Corporation 2012

on-chip and Embedded Software Perspectives and Needs

VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology

Value of IEEE s Online Collections

MANAGEMENT FUNDAMENTALS

Operating System Support for Multiprocessor Systems-on-Chip

Florianópolis, March 21, Elizabeth Wegner Karas Organizing Committee

STUDENT PROFILES M.TECH IN RADIO FREQUENCY DESIGN AND TECHNOLOGY

Curriculum for a Master s Degree in ECE with focus on Mixed Signal SOC Design

FPGAs in Next Generation Wireless Networks

Full-Band Capture Cable Digital Tuning

- Instituto Brasileiro de Política e Direito da Informática - IBDI

Reconfig'09 Cancun, Mexico

Management through the

ESE566 REPORT3. Design Methodologies for Core-based System-on-Chip HUA TANG OVIDIU CARNU

A 1-GSPS CMOS Flash A/D Converter for System-on-Chip Applications

High-Frequency Integrated Circuits

NET SERVIÇOS DE COMUNICAÇÃO S.A. CORPORATE TAX ID (CNPJ) # / NIRE # PUBLICLY TRADED COMPANY

Architectures and Platforms

Cable TV Headend Solutions

Appendix. Banco Central do Brasil Management. Central units of the Banco Central do Brasil. Acronyms. November 2007 Financial Stability Report 157

Introduction to System-on-Chip

Using Fuzzy Logic Control to Provide Intelligent Traffic Management Service for High-Speed Networks ABSTRACT:

Floating Point Fused Add-Subtract and Fused Dot-Product Units

W a d i a D i g i t a l

ZigBee Technology Overview

Introduction to Silicon Labs. November 2015

ReCoSoC'11 Montpellier, France. Implementation Scenario for Teaching Partial Reconfiguration of FPGA

Testing of Digital System-on- Chip (SoC)

7a. System-on-chip design and prototyping platforms

Optimizing Configuration and Application Mapping for MPSoC Architectures

COMPUTER BASED REMOTE CONTROL FOR LAYOUT OF SCALED MODEL TRAINS

A Survey on ARM Cortex A Processors. Wei Wang Tanima Dey

CHANGING INTERNATIONAL INVESTMENT STRATEGIES: THE NEW FORMS OF FOREIGN INVESTMENT IN BRAZIL

Architectural Level Power Consumption of Network on Chip. Presenter: YUAN Zheng

MIMO detector algorithms and their implementations for LTE/LTE-A

A CDMA Based Scalable Hierarchical Architecture for Network- On-Chip

Digital Systems Design! Lecture 1 - Introduction!!

INF4420 Introduction

Agenda. Michele Taliercio, Il circuito Integrato, Novembre 2001

Microelectronics Students Group. Wi-Rex. Design of an Integrated Circuit for a Wireless Receiver

Business philosophy 28 Ultrapar Annual Report 2007

'Possibilities and Limitations in Software Defined Radio Design.

LIGHT S.A. Corporate Taxpayer s ID (CNPJ/MF) No / Corporate Registry (NIRE) No PUBLICLY HELD COMPANY.

White Paper Video Surveillance Implementation Using FPGAs

SuperIOr Controller. Digital Dynamics, Inc., 2014 All Rights Reserved. Patent Pending. Rev:

A Taxonomy and Survey of Energy-Efficient Data Centers and Cloud Computing Systems

Outline. Introduction. Multiprocessor Systems on Chip. A MPSoC Example: Nexperia DVP. A New Paradigm: Network on Chip

TIMING-DRIVEN PHYSICAL DESIGN FOR DIGITAL SYNCHRONOUS VLSI CIRCUITS USING RESONANT CLOCKING

Advance Program. Sunday, February 17. TTEP Tutorials. 9:30 to 1:00 Design for Yield and Reliability

A Mixed-Signal System-on-Chip Audio Decoder Design for Education

A Generic Network Interface Architecture for a Networked Processor Array (NePA)

Design of Remote data acquisition system based on Internet of Things

The Brazilian Academy of Sciences

3 Software Defined Radio Technologies

Cloud Computing and Robotics for Disaster Management

PowerPC Microprocessor Clock Modes

Testing Low Power Designs with Power-Aware Test Manage Manufacturing Test Power Issues with DFTMAX and TetraMAX

State-of-Art (SoA) System-on-Chip (SoC) Design HPC SoC Workshop

COLLABORATEURS CONTRIBUTORS

Lecture 1. Introduction to Embedded Computer Systems

For Articulation Purpose Only

Secured Embedded Many-Core Accelerator for Big Data Processing

MsC in Advanced Electronics Systems Engineering

Design and Implementation of an On-Chip timing based Permutation Network for Multiprocessor system on Chip

ADVANTAGES OF AV OVER IP. EMCORE Corporation

ELEC 5260/6260/6266 Embedded Computing Systems

Power Reduction Techniques in the SoC Clock Network. Clock Power

NIOS II Based Embedded Web Server Development for Networking Applications

ANNUAL AND EXTRAORDINARY GENERAL MEETING HELD ON APRIL 29 th, 2008.

JUDO !!!! !!!! 26 th Académica s. International Training Camp August - Coimbra. Over 400 Participants

Contents. System Development Models and Methods. Design Abstraction and Views. Synthesis. Control/Data-Flow Models. System Synthesis Models

DESIGN, FABRICATION AND ELETRICAL CHARACTERIZATION OF SOI FINFET TRANSISTORS

Making Multicore Work and Measuring its Benefits. Markus Levy, president EEMBC and Multicore Association

Current and Future Trends in Medical Electronics

Telecommunications Engineering Universidad Católica del Uruguay [Mar/2004 Jul/2009]

Transcription:

SBCCI 2010 Sessions Chip in Sampa Mon. Sep. 6th 08:30 10:00 Tutorial 1: Low Power Design Host: Ricardo Reis (UFRGS, Brazil) Energy-Efficient Design of Digital Circuits Vojin G. Oklobdzija Center for Integrated Circuits and Systems University of Texas, USA Tutorial 2: Design Space Exploration Host: Guido Araujo (UNICAMP, Brazil) The Cross-Layer Multi-Dimensional Design Space of Power, Reliability, Temperature and Voltage in Highly Scaled Geometries Fadi J. Kurdahi Center for Embedded Computer Systems University of Califórnia at Irvine, USA Tutorial 3: Testing Host: Alex Orailoglu (UCSD, USA) Silicon Debug Using Data Mining Techniques of Delay Test Measurements Magdy S. Abadir Freescale Semiconductor, USA Tutorial 4: Logic Synthesis Host: Elmar Melcher (UFCG, Brazil) Logic Synthesis And Place & Route, New Links in a Long Standing Partnership Antun Domic Senior VP and General Manager, Implementation Group Synopsys Inc. Tue. Sep. 7th

Session 1: Low Power Design Chair: Ricardo Reis (UFRGS, Brazil) Invited Talk 1: Computing at the Ultimate Low-Energy Limits Vojin G. Oklobdzija Center for Integrated Circuits and Systems University of Texas, USA Performance Analysis of Dynamic Threshold MOS (DTMOS) based 4-input Multiplexer Switch for Low Power and High Speed FPGA Design Deepak Kumar, Pankaj Kumar and Manisha Pattanaik Reducing and Smoothing Power Consumption of ROM-based Controller Implementations Bertrand LE Gal and Lilian Bossuet Session 2: Analog and RF Circuits Chair: Wilhelmus Noije (USP, Brazil) A 5.4 GHz Fully-Integrated Low-Noise Mixer Stanley Ho and Carlos Saavedra Wideband Ring VCO for Cognitive Radio Five-Port Receiver Francisco de Assis Brito Filho and Fernando Rangel Sousa A High-Speed, Highly-Linear CMOS Fully Differerential Track-and-Hold Circuit Shaahin Haddadi Nejad, Ziaaddin Daei Kouzekanani, Jafar Sobhi, Iman Salami Fard and Kuresh Ghanbari A Precision Autozero Amplifier for EEG signals Guillermo Costa, Alfredo Arnaud and Matías Miguez Session 3: Analog and Mixed-Signal Design Chair: Fernando Rangel (UFSC, Brazil) A -60dB THD/100MHz True Unity-gain Voltage Buffer CMOS Circuit Andre L. Fortunato and Carlos A. dos Reis Filho Systematic Analysis & Optimization of Analog/Mixed-Signal Circuits Balancing Accuracy and Design time Antonio Colaci, Gianluigi Boarin, Andrea Roggero, Lorenzo Civardi, Carlo Roma, Gunter Strube, Andreas Ripp and Michael Pronath Design Methodology Using Inversion Coefficient for Low-Voltage Low-Power CMOS

Voltage Reference Dalton Colombo, Gilson Wirth and Christian Fayomi SwitchCraft - A Framework for Transistor Network Design Vinicius Callegaro, Felipe Souza Marques, Carlos Eduardo Klock, Leomar S. da Rosa Jr, Renato P. Ribas and André I. Reis Wed. Sep. 8th 8:30 10:00 Session 4: Testing Chair: Alex Orailoglu (UCSD, USA) Invited Talk 2: Design for Reality: Knowledge Discovery in Design and Test Data Magdy S. Abadir Freescale Semiconductor, USA Low-Power Test in Compression-Based Reconfigurable Scan Architectures Sobeeh Almukhaizim, Mohammad Mohammad and Mohammad Khajah Generating Power-Hungry Test Programs for Power-Aware Validation of Pipelined Processors Andrea Calimera, Enrico Macii, Danilo Ravotto, Ernesto Sanchez and Matteo Sonza Reorda Session 5: Multiprocessor SoCs Chair: Edna Barros (UFPE, Brazil) Adaptive Multi-Threading for Dynamic Workloads in Embedded Multiprocessors Chenjie Yu and Peter Petrov Evaluating the Impact of Task Migration in Multi-Processor Systems-on-Chip Gabriel Marchesan Almeida, Sameer Varyani, Rémi Busseuil, Gilles Sassatelli, Pascal Benoit, Lionel Torres, Everton Alceu Carara and Fernando Gehm Moraes Exploring Memory Organization in Virtual MP-SoC Platforms Ivan Saraiva Silva, Edgard de Faria Corrêa, Márcio Kreutz and Bruno Cruz de Oliveira Session 6: NoC Design and Evaluation Chair: Altamiro Susin (UFRGS, Brazil) Evaluation of a Hardware Transactional Memory Model in an NoC-based Embedded MPSoC

Leonardo Kunz, Gustavo Girão and Flávio Rech Wagner Implementation and Evaluation of a Congestion Aware Routing Algorithm for Networks-on-Chip Leonel Tedesco, Ney Calazans, Fabien Clermidy and Fernando Moraes The LRD Traffic Impact on the NoC-based SoCs Martha Johanna Sepulveda Florez, Ricardo Pires, Marius Strum and Wang Jiang Chau Session 7: Digital Design Chair: Flávio Wagner (UFRGS, Brazil) Zero Logic Overhead Integration of Partial Modules for Reconfigurable Instruction Set Extensions Dirk Koch, Christian Beckhoff and Jim Torresen On Evaluating the Signal Reliability of Self-checking Arithmetic Circuits Denis Franco, Maí Vasconcelos, Lirida Naviner and Jean-François Naviner A GALS Pipeline DES Architecture to Increase Robustness against DPA and DEMA Attacks Rafael Soares, Ney Calazans, Victor Lomné, Amine Dehbaoui, Philippe Maurine and Lionel Torres An Efficient Implementation of Montgomery Powering Ladder in Reconfigurable Hardware Guilherme Perin, Daniel Mesquita, Fernando Luís Herrmann and João Batista Martins Thu. Sep. 9th 8:30 10:00 Session 8: Design Reliability Issues Chair: Guido Araujo (UNICAMP, Brazil) Invited Talk 3: Designing Working Systems with Imperfect Chips Fadi J. Kurdahi Center for Embedded Computer Systems University of California at Irvine, USA Modeling the Impact of RTS on the Reliability of Ring Oscillators Maurício Banaszeski da Silva and Gilson Inácio Wirth Evaluating the Effectiveness of a Mixed-Signal TMR Scheme Based on Design Diversity Gabriel de M. Borges, Luiz F. Gonçalves, Tiago R. Balen and Marcelo S. Lubaszewski

A Methodology to Improve the Yield in Analog Circuits by using Geometric Programming Jorge Johanny Sáenz, Elkim Roa, Armando Ayala Pabón and Wilhelmus Van Noije Session 9: Compressed Video Architectures Chair: Elmar Melcher (UFCG, Brazil) An MPEG-2 Transport Stream Demultiplexer IP Core compliant with SBTVD Leonardo Medeiros and Antonio Carlos Cavalcanti A High Performance Hardware Architecture for the H.264/AVC Half-Pixel Motion Estimation Refinement Marcel Moscarelli Corrêa, Mateus Thurow Schoenknecht and Luciano Volcan Agostini Performance Enhancement of H.264/AVC Intra Frame Prediction Hardware Using Efficient 4-2 and 5-2 Adder-Compressors Cláudio Diniz, João Altermann, Eduardo Costa and Sergio Bampi A Novel Macroblock-level Filtering Upsampling Architecture for H.264/AVC Scalable Extension Thaísa Silva, Luís Cruz and Luciano Agostini Session 10: Image, Video and Signal Processing Chair: Antônio Cavalcanti (UFPB, Brazil) A 720p H.264/AVC Decoder ASIC Implementation for Digital Television Set-top Boxes Alexsandro Cristovão Bonatto, André Borin Soares, Adriano Renner, Leandro Max de Lima Silva, Sergio Bampi and Altamiro Amadeu Susin A Low Complexity Image Compression Solution for Onboard Space Applications Antonio Lopes Filho and Roberto d'amore Ordering and Partitioning of Coefficients Based on Heuristic Algorithms for Low Power FIR Filter Realization Angelo Luz, Eduardo Costa and Marilton Aguiar Variable Block Size Motion Estimation Architecture with Integrated Motion Compensation with Fast Bottom-Up Mode Decision for the H.264/AVC Video Coding Standard Robson Dornelles, Felipe Sampaio, Luciano Agostini and Sergio Bampi

Session 11: Algorithmic Advances in CAD Chair: Wang Jiang Chau (USP, Brazil) Improvements on the Detection of False Paths by using Unateness and Satisfiability Felipe S. Marques, Osvaldo Martinello Jr, Renato P. Ribas and André I. Reis A Modular CNF-based SAT Solver Bernardo Vieira, Fabrício Andrade and Antônio Otávio Fernandes CentroidM: A Centroid-based Localization Algorithm for Mobile Sensor Networks Leonardo Oliveira, Gustavo Dessbesell, João Baptista Martins and José Monteiro Implementation Comparisons of the QR decomposition for MIMO detection Gabriel Luca Nazar, Christina Gimmler and Norbert Wehn