INTEGRATED CIRCUITS. For a complete data sheet, please also download:



Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF40374B MSI Octal D-type flip-flop with 3-state outputs. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. HEF40193B MSI 4-bit up/down binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF4508B MSI Dual 4-bit latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

DG2302. High-Speed, Low r ON, SPST Analog Switch. Vishay Siliconix. (1-Bit Bus Switch with Level-Shifter) RoHS* COMPLIANT DESCRIPTION FEATURES

DATA SHEET. HEF4017B MSI 5-stage Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch)

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

3-to-8 line decoder, demultiplexer with address latches

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

74AC191 Up/Down Counter with Preset and Ripple Clock

CD4013BC Dual D-Type Flip-Flop

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger

74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

74HC165; 74HCT bit parallel-in/serial out shift register

Low-power D-type flip-flop; positive-edge trigger; 3-state

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

MM74HC273 Octal D-Type Flip-Flops with Clear

SN74LS74AMEL. Dual D Type Positive Edge Triggered Flip Flop LOW POWER SCHOTTKY

74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger

Fairchild Solutions for 133MHz Buffered Memory Modules

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

8-bit binary counter with output register; 3-state

74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

MM74HC174 Hex D-Type Flip-Flops with Clear

Obsolete Product(s) - Obsolete Product(s)

8-bit synchronous binary down counter

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

74F168*, 74F169 4-bit up/down binary synchronous counter

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

DM74LS373/DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

54191 DM54191 DM74191 Synchronous Up Down 4-Bit Binary Counter with Mode Control

5495A DM Bit Parallel Access Shift Registers

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

MM54C150 MM74C Line to 1-Line Multiplexer

MM74C74 Dual D-Type Flip-Flop

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

HCC/HCF4032B HCC/HCF4038B

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

NLX1G74. Single D Flip-Flop

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

74HC393; 74HCT393. Dual 4-bit binary ripple counter

74AUP1G General description. 2. Features and benefits. Low-power D-type flip-flop with set and reset; positive-edge trigger

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

74HC4040; 74HCT stage binary ripple counter

I 2 S bus specification

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

. MEDIUM SPEED OPERATION - 8MHz . MULTI-PACKAGE PARALLEL CLOCKING FOR HCC4029B HCF4029B PRESETTABLE UP/DOWN COUNTER BINARY OR BCD DECADE

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

MM74HC14 Hex Inverting Schmitt Trigger

DS1220Y 16k Nonvolatile SRAM

.LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M74HC154 4 TO 16 LINE DECODER/DEMULTIPLEXER. HIGH SPEED tpd = 15 ns (TYP.) at VCC =5V

74HC74; 74HCT General description. 2. Features and benefits. 3. Ordering information

HCC/HCF4027B DUAL-J-K MASTER-SLAVE FLIP-FLOP

74HC573; 74HCT General description. 2. Features and benefits. Octal D-type transparent latch; 3-state

CD4013BC Dual D-Type Flip-Flop

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs


DM74LS112A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

MM74HC4538 Dual Retriggerable Monostable Multivibrator

DM54161 DM74161 DM74163 Synchronous 4-Bit Counters

HCF4081B QUAD 2 INPUT AND GATE

DS1307ZN. 64 x 8 Serial Real-Time Clock

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

CD4027BM CD4027BC Dual J-K Master Slave Flip-Flop with Set and Reset

Hex buffer with open-drain outputs

CD4027BMS. CMOS Dual J-K Master-Slave Flip-Flop. Pinout. Features. Functional Diagram. Applications. Description. December 1992

Flip-Flops, Registers, Counters, and a Simple Processor

HCF4070B QUAD EXCLUSIVE OR GATE

74HC138; 74HCT to-8 line decoder/demultiplexer; inverting

DS1220Y 16k Nonvolatile SRAM

74F74 Dual D-Type Positive Edge-Triggered Flip-Flop

CD74HC4046A, CD74HCT4046A

TRIPLE D FLIP-FLOP FEATURES DESCRIPTION PIN NAMES BLOCK DIAGRAM

MARKING DIAGRAMS LOGIC DIAGRAM PDIP 16 P SUFFIX CASE 648 DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

DS1621 Digital Thermometer and Thermostat

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC06 74C/CT/CU/CMOS ogic Family Specifications The IC06 74C/CT/CU/CMOS ogic Package Information The IC06 74C/CT/CU/CMOS ogic Package Outlines 74C/CT40104 4-bit bidirectional universal shift register; File under Integrated Circuits, IC06 December 1990

4-bit bidirectional universal shift register; 74C/CT40104 FEATURES Synchronous parallel or serial operating outputs Output capability: bus driver I CC category: MSI GENERA DESCRIPTION The 74C/CT40104 are high-speed Si-gate CMOS devices and are pin compatible with the 40104 of the 4000B series. They are specified in compliance with JEDEC standard no. 7A. The 74C/CT40104 are universal shift registers featuring parallel inputs, parallel outputs, shift-right and shift-left serial inputs and outputs allowing the devices to be used in bus-organized systems. QUICK REFERENCE DATA GND = 0 V; T amb =5 C; t r =t f = 6 ns In the parallel-load mode (S 0 and S 1 are IG), data is loaded into the associated flip-flop and appears at the output after the positive transition of the clock input (CP). During loading, serial data flow is inhibited. Shift-right and shift-left are accomplished synchronously on the positive clock edge with serial data entered at the shift-right (D SR ) and shift-left (D S ) serial inputs, respectively. Clearing the register is accomplished by setting both mode controls (S 0 and S 1 ) OW and clocking the register. When the output enable input (OE) is OW, all outputs assume the high-impedance OFF-state (Z). APPICATIONS Arithmetic unit bus registers Serial/parallel conversion General-purpose register for bus organized systems General-purpose registers TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P / t P propagation delay CP to Q n C = 15 pf; V CC = 5 V 13 15 ns f max maximum clock frequency 6 57 Mz C I input capacitance 3.5 3.5 pf C PD power dissipation capacitance per package notes 1 and 75 75 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V CC f i + (C V CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1.5 V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. December 1990

74C/CT40104 PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 1 OE output enable input (active IG) D SR serial data shift-right input 3, 4, 5, 6 D 0 to D 3 parallel data inputs 7 D S serial data shift-left input 8 GND ground (0 V) 9, 10 S 0, S 1 mode control inputs 11 CP clock input (OW-to-IG, edge-triggered) 15, 14, 13, 1 Q 0 to Q 3 parallel outputs 16 V CC positive supply voltage Fig.1 Pin configuration. Fig. ogic symbol. Fig.3 IEC logic symbol. December 1990 3

74C/CT40104 FUNCTION TABE OPE- RATING MODES INPUTS (OE = IG) OUTPUTS at t n+1 S 1 S 0 D SR D S D 0 to D 3 Q 0 Q 1 Q Q 3 reset shift left shift right parallel load Notes 1. = IG voltage level = OW voltage level = don t care t n+1 = state after next OW-to-IG transition of CP Q 1 Q Q 3 Q 1 Q Q 3 Q 0 Q 1 Q Q 0 Q 1 Q Fig.4 Functional diagram. Fig.5 ogic diagram. December 1990 4

74C/CT40104 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: bus driver I CC category: MSI AC CARACTERISTICS FOR 74C GND = 0 V; t r =t f = 6 ns; C = 50 pf SYMBO t P / t P t PZ / t PZ t PZ / t PZ PARAMETER propagation delay 44 CP to Q n 16 13 output enable time 33 OE to Q n 1 10 output disable time 50 OE to Q n 18 14 t T / t T output transition time 14 5 4 t W t su t su t h t h f max clock pulse width IG or OW set-up time D n, D SR, D S to CP set-up time S 0, S 1 to CP hold time D n, D SR, D S to CP hold time S 0, S 1 to CP maximum clock pulse frequency T amb ( C) 74C +5 40 to +85 40 to +15 min. typ. max. min. max. min. max. 80 16 14 80 16 14 80 16 14 30 35 11 4 3 17 6 5 8 6 8 3 14 5 4 19 56 67 170 34 9 150 30 6 150 30 6 60 1 10 100 0 17 100 0 17 100 0 17 4.8 4 8 15 43 37 190 38 33 190 38 33 75 15 13 10 4 0 10 4 0 10 4 0 4.0 0 4 55 51 43 5 45 38 5 45 38 90 18 15 UNIT TEST CONDITIONS V CC (V) ns.0 ns.0 ns.0 ns.0 ns.0 ns.0 ns.0 ns.0 ns.0 Mz.0 WAVEFORMS December 1990 5

74C/CT40104 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: bus driver I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT D 0 to D 3 D SR, D S CP S 0, S 1 OE UNIT OAD COEFFICIENT 0.35 0.35 0.35 0.70 1.40 AC CARACTERISTICS FOR 74CT GND = 0 V; t r =t f = 6 ns; C = 50 pf T amb ( C) TEST CONDITIONS 18 34 43 51 ns 1 30 38 45 ns 1 35 44 53 ns 74CT SYMBO PARAMETER UNIT V WAVEFORMS +5 40 to +85 40 to +15 CC (V) min. typ. max. min. max. min. max. t P / t P propagation delay CP to Q n t PZ / t PZ output enable time OE to Q n t PZ / t PZ output disable time OE to Q n t T / t T output transition time 5 1 15 18 ns t W t su t su t h t h f max clock pulse width IG or OW set-up time D n, D SR, D S to CP set-up time S 0, S 1 to CP hold time D n, D SR, D S to CP hold time S 0, S 1 to CP maximum clock pulse frequency 16 7 0 4 ns 16 8 0 4 ns 0 9 5 30 ns ns 5 ns 7 5 18 Mz December 1990 6

74C/CT40104 AC WAVEFORMS (1) C : V M = 50%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the clock (CP) to output (Q n ) propagation delays, the clock pulse width, the output transition times and the maximum clock frequency. (1) C : V M = 50%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Fig.7 Waveforms showing the enable and disable times. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 50%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the set-up and hold times from the D n, D SR, D S and S n inputs to the clock (CP). December 1990 7

74C/CT40104 PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. December 1990 8