Standard: 64M x 8 (9 components)



Similar documents
Address Summary Table: 128MB 256MB 512MB 1GB 2GB Module

GR2DR4B-EXXX/YYY/LP 1GB & 2GB DDR2 REGISTERED DIMMs (LOW PROFILE)

Jerry Chu 2010/07/07 Vincent Chang 2010/07/07

DDR2 VLP-Registered DIMM Module

ADQYF1A08. DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits)

DDR2 Unbuffered SDRAM MODULE

Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011

REV /2007 NANYA TECHNOLOGY CORP. NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.

ADOVE1B163B2G. 1. General Description. 2. Features. 3. Pin Assignment. 4. Pin Description. 5. Block Diagram. 6. Absolute Maximum Ratings

Memory Module Specifications KVR667D2D4F5/4G. 4GB 512M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

DDR2 Unbuffered SDRAM MODULE

DDR3(L) 4GB / 8GB UDIMM

Memory Module Specifications KVR667D2D8F5/2GI. 2GB 256M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

1.55V DDR2 SDRAM FBDIMM

DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site:

Features. DDR3 Unbuffered DIMM Spec Sheet

Features. DDR3 SODIMM Product Specification. Rev. 1.7 Feb. 2016

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

1Gb DDR2 SDRAM. H5PS1G83EFR-xxC H5PS1G83EFR-xxI H5PS1G83EFR-xxL H5PS1G83EFR-xxJ. [TBD] H5PS1G83EFR-xxP H5PS1G83EFR-xxQ H5PS1G83EFR-G7x

DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

are un-buffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM). All devices

DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB

Table 1: Address Table

ADATA Technology Corp. DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit)

DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM UDIMM MT18HTF6472AY 512MB MT18HTF12872AY 1GB MT18HTF25672AY 2GB MT18HTF51272AY 4GB. Features

DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB. Features. 512MB (x64, SR) 200-Pin DDR2 SODIMM. Features. Figure 1: 200-Pin SODIMM (MO-224 R/C C)

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB MT16HTF51264HZ 4GB. Features. 1GB, 2GB, 4GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM.

DDR2 SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB. Features. 512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM. Features

JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B. (Revision of JESD79-2A) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION. January 2005

DDR2 SDRAM SODIMM MT8HTF6464HDZ 512MB MT8HTF12864HDZ 1GB. Features. 512MB, 1GB (x64, DR) 200-Pin DDR2 SODIMM. Features

V58C2512(804/404/164)SB HIGH PERFORMANCE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 (804) 4 BANKS X 32Mbit X 4 (404) 4 BANKS X 8Mbit X 16 (164)

Note: Data Rate (MT/s) CL = 3 CL = 4 CL = 5 CL = 6. t RCD (ns) t RP (ns) t RC (ns) t RFC (ns)

DDR2 SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB. Features. 2GB, 4GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB. Features. 1GB, 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM UDIMM MT16HTF6464AY 512MB MT16HTF12864AY 1GB MT16HTF25664AY 2GB MT16HTF51264AY 4GB. Features

DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

Technical Note DDR2 Offers New Features and Functionality

2GB DDR2 SDRAM SO-DIMM

DDR3 SDRAM SODIMM MT8JSF25664HDZ 2GB. Features. 2GB (x64, DR) 204-Pin DDR3 SODIMM. Features. Figure 1: 204-Pin SODIMM (MO-268 R/C A)

User s Manual HOW TO USE DDR SDRAM

DDR3 Unbuffered DIMM Module

DDR3 SDRAM SODIMM MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- DIMM.

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

DDR3 SDRAM UDIMM MT16JTF25664AZ 2GB MT16JTF51264AZ 4GB MT16JTF1G64AZ 8GB. Features. 2GB, 4GB, 8GB (x64, DR) 240-Pin DDR3 UDIMM.

IS42/45R86400D/16320D/32160D IS42/45S86400D/16320D/32160D

DOUBLE DATA RATE (DDR) SDRAM

DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB

Technical Note. Initialization Sequence for DDR SDRAM. Introduction. Initializing DDR SDRAM

DDR SDRAM Unbuffered Module

DDR2 Specific SDRAM Functions

4M x 16Bits x 4Banks Mobile Synchronous DRAM

DDR2 Device Operations & Timing Diagram DDR2 SDRAM. Device Operations & Timing Diagram

DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB

512MB DDR SDRAM SoDIMM

Parity 3. Data Rate (MT/s) CL = 6 CL = 5 CL = 4 CL = 3-80E PC

JEDEC STANDARD DDR3 SDRAM. JESD79-3C (Revision of Jesd79-3B, April 2008) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOVEMBER 2008

DDR SDRAM UNBUFFERED DIMM

DDR2 SDRAM Registered MiniDIMM MT9HTF3272(P)K 256MB MT9HTF6472(P)K 512MB MT9HTF12872(P)K 1GB

Dual DIMM DDR2 and DDR3 SDRAM Interface Design Guidelines

Fairchild Solutions for 133MHz Buffered Memory Modules

JEDEC STANDARD. Double Data Rate (DDR) SDRAM Specification JESD79C. (Revision of JESD79B) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION MARCH 2003

Table 1 SDR to DDR Quick Reference

ThinkServer PC DDR2 FBDIMM and PC DDR2 SDRAM Memory options boost overall performance of ThinkServer solutions

Mobile SDRAM. MT48H16M16LF 4 Meg x 16 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

EM44BM1684LBB. Revision History. Revision 0.1 (Jun. 2010) -First release. Revision 0.2 (Apr. 2014) -Add speed 1066MHz. Apr /28

Feature. CAS Latency Frequency. trcd ns. trp ns. trc ns. tras 45 70K 45 70K 45 70K ns

DDR SDRAM UNBUFFERED DIMM

DS1225Y 64k Nonvolatile SRAM

1M x 32 Bit x 4 Banks Synchronous DRAM

How To Power A Power Supply On A Microprocessor (Mii) Or Microprocessor Power Supply (Miio) (Power Supply) (Microprocessor) (Miniio) Or Power Supply Power Control (Power) (Mio) Power Control

HT1632C 32 8 &24 16 LED Driver

DDR3 DIMM Slot Interposer

A N. O N Output/Input-output connection

PT973216BG. 32M x 4BANKS x 16BITS DDRII. Table of Content-

PC1600 and PC2100 DDR SDRAM Unbuffered DIMM Design Specification Revision 1.1 June 29, 2001

Technical Note DDR3 ZQ Calibration

MR25H10. RoHS FEATURES INTRODUCTION

SLG7NT4129 PCIE RTD3. Pin Configuration. Features Low Power Consumption Dynamic Supply Voltage RoHS Compliant / Halogen-Free Pb-Free TDFN-12 Package

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

256K (32K x 8) Static RAM

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

Transcription:

256MB - WD2RE256X09 512MB - WD2RE512X09 1GB - WD2RE01GX09 2GB - WD2RE02GH09 (Stacked, Preliminary*) DDR2-400, 533,667 One Rank, x Registered SDRAM DIMM Pb-free Features: 240-pin Registered ECC DDR2 SDRAM Dual-In-Line Memory Module for DDR2-400,533 and 667. JEDEC standard VDD=1.V (+/- 0.1V) power supply One rank 256MB, 512MB, 1GB, and 2GB Modules are built with 9 x DDR2 SDRAM devices in a FBGA 60, 6, or 92-ball Pb-Free package ECC error detection and correction Programmable CAS Latency of 3 and 4; Burst Length of 4 and Auto Refresh and Self Refresh Mode OCD (Off-Chip Driver Impedance Adjustment) and ODT (On-Die Termination) SPD (Serial Presence Detect) with EEPROM All input/output are SSTL_1 compatible All contacts are gold plated One clock delay for register ROHS compliant Figure 1: Available profiles Standard: Low Profile (Preliminary): 1.11" 0.72" Description: The following specification covers the WD2RE256X09, WD2RE512X09, WD2RE01GX09, and WD2RE02GH09 family of One-Rank Registered ECC DDR2 modules using x FBGA SDRAMs. Please reference Figure 1 for available profiles and the product ordering guide for available options including speed grade and silicon manufacturer. Speed Grades: Speed Grade Data Rate (MHz) Clock/Data Rate Latency Module Speed CL3 CL4 CL5-400C 400 - - 5.0ns/400MHz 3-3-3 PC2-3200 -533E 400 533-3.75ns/533MHz 4-4-4 PC2-4200 -667D 667 3ns/667MHz 5-5-5 PC2-5300 Address Summary Table: 256MB 512MB 1GB 2GB Module Configuration 32M x 72 64M x 72 12M x 72 256M x 72 Refresh k K K K Device Configuration 32M x (9 components) 64M x (9 components) 12M x (9 components) Row Addressing A0-A13 A0-A13 A0-A14 A0-A14 Column Addressing A0-A9 A0-A9 A0-A9 A0-A9 Module Rank 1 1 1 1 256M x (9 components) *Specifications are for reference purposes only and are subject to change by Wintec without notice. 1

One Rank, x Registered SDRAM DIMM Pb-free Pin Configuration: Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol 1 VREF 31 DQ19 61 A4 91 VSS 121 VSS 151 VSS 11 VDDQ 211 DM5/DQS14 2 VSS 32 VSS 62 VDDQ 92 DQS5# 122 DQ4 152 DQ2 12 A3 212 NC/DQS14# 3 DQ0 33 DQ24 63 A2 93 DQS5 123 DQ5 153 DQ29 13 A1 213 VSS 4 DQ1 34 DQ25 64 VDD 94 VSS 124 VSS 154 VSS 14 VDD 214 DQ46 5 VSS 35 VSS KEY 95 DQ42 125 DM0/DQS9 155 DM3/DQS12 KEY 215 DQ47 6 DQS0# 36 DQS3# 65 VSS 96 DQ43 126 NC/DQS9# 156 NC/DQS12# 15 CK0 216 VSS 7 DQS0 37 DQS3 66 VSS 97 VSS 127 VSS 157 VSS 16 CK0# 217 DQ52 VSS 3 VSS 67 VDD 9 DQ4 12 DQ6 15 DQ30 17 VDD 21 DQ53 9 DQ2 39 DQ26 6 NC 99 DQ49 129 DQ7 159 DQ31 1 A0 219 VSS 10 DQ3 40 DQ27 69 VDD 100 VSS 130 VSS 160 VSS 19 VDD 220 RFU 11 VSS 41 VSS 70 A10/AP 101 SA2 131 DQ12 161 CB4 190 BA1 221 RFU 12 DQ 42 CB0 71 BA0 102 NC,TEST 1 132 DQ13 162 CB5 191 VDDQ 222 VSS 13 DQ9 43 CB1 72 VDDQ 103 VSS 133 VSS 163 VSS 192 RAS# 223 DM6/DQS15 14 VSS 44 VSS 73 WE# 104 DQS6# 134 DM1/DQS10 164 DM/DQS17 193 S0# 224 NC/DQS15# 15 DQS1# 45 DQS# 74 CAS# 105 DQS6 135 NC/DQS10# 165 NC/DQS17# 194 VDDQ 225 VSS 16 DQS1 46 DQS 75 VDDQ 106 VSS 136 VSS 166 VSS 195 ODT0 226 DQ54 17 VSS 47 VSS 76 S1# 107 DQ50 137 RFU 167 CB6 196 A13 227 DQ55 1 RESET# 4 CB2 77 ODT1 10 DQ51 13 RFU 16 CB7 197 VDD 22 VSS 19 NC 49 CB3 7 VDDQ 109 VSS 139 VSS 169 VSS 19 VSS 229 DQ60 20 VSS 50 VSS 79 VSS 110 DQ56 140 DQ14 170 VDDQ 199 DQ36 230 DQ61 21 DQ10 51 VDDQ 0 DQ32 111 DQ57 141 DQ15 171 CKE1 200 DQ37 231 VSS 22 DQ11 52 CKE0 1 DQ33 112 VSS 142 VSS 172 VDD 201 VSS 232 DM7/DQS16 23 VSS 53 VDD 2 VSS 113 DQS7# 143 DQ20 173 A15 202 DM4/DQS13 233 NC/DQS16# 24 DQ16 54 A16,BA2 3 DQS4# 114 DQS7 144 DQ21 174 A14 203 NC/DQS13# 234 VSS 25 DQ17 55 NC 4 DQS4 115 VSS 145 VSS 175 VDDQ 204 VSS 235 DQ62 26 VSS 56 VDDQ 5 VSS 116 DQ5 146 DM2/DQS11 176 A12 205 DQ3 236 DQ63 27 DQS2# 57 A11 6 DQ34 117 DQ59 147 NC/DQS11# 177 A9 206 DQ39 237 VSS 2 DQS2 5 A7 7 DQ35 11 VSS 14 VSS 17 VDD 207 VSS 23 VDDSPD 29 VSS 59 VDD VSS 119 SDA 149 DQ22 179 A 20 DQ44 239 SA0 30 DQ1 60 A5 9 DQ40 120 SCL 150 DQ23 10 A6 209 DQ45 240 SA1 90 DQ41 210 VSS NC - No Connect, RFU - Reserved for Future Use 1. The Test pin (Pin 102) is reserved for bus analysis and is not connected on normal memory modules 2. CKE1 and S1# pin are used for dual-rank Registered DIMM 3. A13 (Pin 196) is for 512MB and above DIMM. Pin Locations: Front View Pin 1 64 65 120 Pin 240 15 14 121 Back View 240-pin DIMM 2

One Rank, x Registered SDRAM DIMM Pb-free Functional Block Diagram: One Rank 32M x 72 (256MB), 64M x 72 (512MB), 12M x 72 (1GB), and 256M x 72 (2GB) DDR2 Registered SDRAM DIMM (x organization) RCS0# DQS0 DQS0# DM0/DQS9 DQS9# DQS4 DQS4# DM4/DQS13 DQS13# DQ[0:7] DQS1 DQS1# DM1/DQS10 DQS10# U0 DQ[32:39] DQS5 DQS5# DM5/DQS14 DQS14# U4 DQ[:15] DQS2 DQS2# DM2/DQS11 DQS11# U1 DQ[40:47] DQS6 DQS6# DM6/DQS15 DQS15# U5 DQ[16:23] DQS3 DQS3# DM3/DQS12 DQS12# U2 DQ[4:55] DQS7 DQS7# DM7/DQS16 DQS16# U6 DQ[24:31] DQS DQS# DM/DQS17 DQS17# CB[0:7] U3 U DQ[56:63] V DDSPD V DD /V DDQ V REF Vss U7 To SPD To U0 - U To U0 - U To U0 - U SERIAL PD BA0-BA1 A0-A13 RAS# CAS# WE# CKE0 ODT0 CS0#* RESET# R E G I S T E R RST# RBA0-RBA1 -> BA0-BA1 to U0 - U RA0-RA13 -> A0-A13 to U0 - U RRAS# -> RAS# to U0 - U RCAS# -> CAS# to U0 - U RWE# -> WE# to U0 - U RCKE0 -> CKE0 to U0 - U RODT0 -> ODT0 to U0 - U RS0# -> CS0# to U0 - U SCL CK0 CK0# RESET# A0 A1 A2 SA0 P L L SA1 SA2 SDA CK to U0 - U CK# to U0 - U CK to all registers CK# to all registers Note: 1. *) CS0# connects to DCS# of Register 1 and CSR# of Register 2; CSR# of Register 1 and DCS# of Register 2 connects to VDD 2. DQ/DM/DQS, address and control resistor values are 22 Ohms. 3

One Rank, x Registered SDRAM DIMM Pb-free Absolute Maximum Ratings: Exposure to stresses greater than these absolute maximum rating conditions for extended periods may affect reliability of the module. Symbol Parameter Min Max Units V DD V DD supply voltage relative to V SS -1.0 2.3 V V DD Q V DD Q supply voltage relative to V SS -0.5 2.3 V V DD L V DD L supply voltage relative to V SS -0.5 2.3 V V IN, V OUT Voltage on any pin relative to V SS -0.5 2.3 V T STG Storage temperature -55 +100 C T OPR Operating Temperature (Ambient) 0 +55 C T CASE DRAM Component Case Temperature 0 +95 C I IL Input Leakage Current; Any input 0V V IN 0.95V -5 5 µa I OL Output Leakage Current; 0V V OUT V DD Q; DQS and ODT are disabled -5 5 µa DC Operating Conditions: Parameter Symbol Min Nom Max Units Notes Supply Voltage V DD 1.7 1. 1.9 V 1 V DD L Supply Voltage V DD L 1.7 1. 1.9 V 4 I/O Supply Voltage V DD Q 1.7 1. 1.9 V 4 I/O Reference Voltage V REF 0.49 x V DD Q 0.50 x V DD Q 0.51 x V DD Q V 2 I/O Termination Voltage (system) V TT V REF - 40 V REF V REF + 40 mv 3 NOTE: 1. V DD and V DD Q must keep track of each other. V DD Q cannot exceed the value of V DD 2. V REF is expected to equal V DD Q/2 of the transmitting device and to track variations in the DC level of the same 3. V TT is not applied directly to the device. V TT is a system supply for signal termination resistors, is expected to be set equal to V REF and must track variations in the DC level of V REF 4. V DD Q must tracks V DD ; and V DD L tracks V DD Input/Output Capacitance: V DD = +1.V ± 0.1V, V DD Q = +1.V ± 0.1V, V REF = V SS, f =100MHz, 0 C T CASE +5 C, V OUT (DC) = V DD Q/2 Parameter Symbol Min Max Units Input Capacitance: CK, CK CCK 1.0 2.0 pf Delta Input Capacitance: CK, CK CDCK - 0.25 pf Input Capacitance: BA0, BA1, A0-A12, CS, RAS, CI 1.0 2.0 pf CAS, WE, CKE, ODT Delta Input Capacitance: BA0, BA1, A0-A12, CS, CDI - 0.25 pf RAS, CAS, WE, CKE, ODT Input/Output Capacitance: DQs, DQS, DM, NF CIO 3.0 4.0 pf Delta Input/Output Capacitance: DQs, DQS, DM, NF CDIO - 0.5 pf 4

Electrical Characteristics and AC Timings: DDR2-400, 533,667 One Rank, x Registered SDRAM DIMM Pb-free V DD = +1.V ± 0.1V, V DD Q = +1.V ± 0.1V, V REF = V SS, f =100MHz, 0 C T CASE +5 C, V OUT (DC) = V DD Q/2 Parameter Symbol -5 DDR2-400 -3.75 DDR2-533 -3 DDR2-667 Units MIN MAX MIN MIN MAX DQ output access time from CK/ CK tac -600 +600-500 +500-450 +450 ps DQS output access time from CK/ CK tdqsck -500 +500-450 +450-400 +400 ps CK high-level width tch 0.45 0.55 0.45 0.55 0.45 0.55 tck CK low-level width tcl 0.45 0.55 0.45 0.55 0.45 0.55 tck CK half period thp MIN - MIN - MIN - ps (tch, tcl) (tch, tcl) (tch, tcl) Clock cycle time tck CL=3 5,000,000 5,000 5,000,000 ps CL=4 5,000,000 3,750 3,750,000 ps CL=5 3,000,000 ps DQ and DM input hold time tdh 400-350 - 175 - ps DQ and DM input setup time tds 400-350 - 100 - ps Control & Address input pulse width for tipw 0.6-0.6-0.6 - tck each input DQ and DM input pulse width for each tdipw 0.35-0.35-0.35 - tck input Data-out high-impedance time from thz - tacmax - tacmax - tacmax ps CK/ CK Data-out low-impedance time from tlz tacmin tacmax tacmin tacmax tacmin tacmax ps CK/ CK DQS-DQ skew for DQS and associated DQ tdqsq - 350-300 - 240 ps signals Data hold skew factor tqhs - 450-400 - 340 ps Data output hold time from DQS tqh thptqhtqhtqhs - thp- - thp- ps Write command to 1 st DQS latching tdqss WL-0.25 WL+ WL- WL+ WL- WL+0. tck transition 0.25 0.25 0.25 0.25 25 DQS input low/high pulse width tdqsl/h 0.35-0.35-0.35 - tck DQS falling edge to CK setup time tdss 0.2-0.2-0.2 - tck DQS falling edge hold time from CK tdsh 0.2-0.2-0.2 - tck Mode register set command cycle time tmrd 2-2 - 2 - tck Write preamble setup time twpres 0-0 - 0 - ps Write preamble twpre 0.25-0.25-0.35 - tck Write postamble twpst 0.40 0.60 0.40 0.60 0.4 0.6 tck Read preamble trpre 0.9 1.1 0.9 1.1 0.9 1.1 tck Read postamble trpst 0.4 0.6 0.4 0.6 0.4 0.6 tck Active to Precharge command tras 45 70,000 45 70,000 45 70,000 ns Active to Active command period trc 60-60 - 60 - ns Refresh to Refresh command interval trfc 105-105 - 105 - ns Active to Read/Write delay trcd 15-15 - 15 - ns Precharge command period trp 15-15 - 15 - ns 5

One Rank, x Registered SDRAM DIMM Pb-free V DD = +1.V ± 0.1V, V DD Q = +1.V ± 0.1V, V REF = V SS, f =100MHz, 0 C T CASE +5 C, V OUT (DC) = V DD Q/2 Parameter Symbol -5 DDR2-400 -3.75 DDR2-533 -3 DDR2-667 Units MIN MAX MIN MAX MIN MAX Active bank A to Active bank B command trrd 7.5-7.5-7.5 - ns CAS A to CAS B command period tccd 2 2 2 - tck Write recovery time twr 15-15 - 15 - ns Auto Precharge write recovery + Precharge tdal WR+tRP - WR+tRP - WR+tRP - tck time Internal Write to Read command delay twtr 10-7.5-7.5 - ns Internal Read to Precharge command delay trtp 7.5-7.5-7.5 - ns Exit precharge power down to any non-read txp 2-2 - 2 - tck command Exit Self-Refresh to Read command txsrd 200-200 - 200 - tck Exit Self-Refresh to non-read command txsnr trfc+10 - trfc+10 - trfc+10 - ns CKE minimum high and low pulse width tcke 3-3 - 3 - tck Average periodic refresh interval trefi - 7. - 7. 7. - µs OCD drive mode output delay toit 0 12 0 12 0 12 ns CKE low to CK, CK uncertainty tdelay tis+tck - tis+tck - - tis+tck +tih +tih +tih ns Note: These parameters are applicable for all 3 chip manufacturers, Micron, Infineon, and Samsung. 6

One Rank, x Registered SDRAM DIMM Pb-free Physical Dimensions Standard: 1.11" Height DDR2 Registered DIMM One physical rank, 9 components x organised Pin 121 14 15 240 BACK 5.250/(133.35±0.15) 0.106/(2.7) Max 0.1575/(4.0) 5.171/(131.35) Register PLL 1.11/(30.0) 0.10/(2.54) 0.11/(3.0) Pin 1 64 0.039/ 0.25/(6.35) 65 0.05/ 120 (1.0) 0.050±0.004/ (1.27) 2.55/(64.77) (1.27±0.1) 1.95/(49.5) 5.014/(127.35) SIDE FRONT Note: 1. Dimensions are in inches/(mm) 2. Outline dimensions and tolerances are in accordance with the JEDEC standard 7

One Rank, x Registered SDRAM DIMM Pb-free Physical Dimensions Very Low Profile: 0.72" Height DDR2 Registered DIMM One physical rank, 9 components x organised Pin 121 14 15 240 0.10/(2.54) 0.11/(3.0) BACK 5.250/(133.35±0.15) PLL Pin 1 64 0.25/(6.35) 65 0.039/ 0.05/ (1.0) (1.27) 120 2.55/(64.77) 1.95/(49.5) 5.014/(127.35) FRONT Register Preliminary 0.72/(1.29) 0.050±0.003/ (1.27±0.1) SIDE 0.157/ (4.0) Max Note: 1. Dimensions are in inches/(mm) 2. Outline dimensions and tolerances are in accordance with the JEDEC standard

Ordering Guide: DDR2-400, 533MHz, One-Rank x, Registered ECC DIMM DDR2-400, 533,667 One Rank, x Registered SDRAM DIMM Pb-free WD2RE256X09 WD2RE512X09 WD2RE01GX09 WD2RE02GH09 x yyyy(j) Zz Naming Guide: x: Profile (Blank) = Std. (1.1") V = VLP. (0.72") yyyy: Speed 400C = DDR2-400@CL3 533E = DDR2-533@CL4 (j): Option (Blank) = Std. Zz: DRAM/Die Q = Infineon P = Samsung H = Micron (Call for additional DRAM options and latest die-revision) Configuration/Availability: Density PT # Profile Speed DRAM/Die 256MB WD2RE256X09 (Std), V 400C, 533E 512MB WD2RE512X09 (Std), V 400C, 533E 1-GB WD2RE01GX09 (Std), V 400C, 533E 2-GB WD2RE02GH09 V 400C, 533E - - Zz Example: WD2RE02GH09-400C-QB 2GB DDR2-400 REG/ECC VLP 0.72 Infineon B-Die using 256Mx4 stacked to 256Mx Contact Us: Wintec Industries OEM Group 675 Sycamore Drive Milpitas, CA 95035 Ph: 40-56-0663 Fax: 40-56-051 oemsales@wintecind.com http://www.wintecind.com/oem 9

One Rank, x Registered SDRAM DIMM Pb-free Revision History: Revision 1.0 (December 2004) Initial Release Revision 1.1 (August 2005) ROHS version Added DRAM Case temperature T CASE Revision 1.2 (June 2007) Added 667MHz speed grade 10