ADQYF1A08. DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits)



Similar documents
ADATA Technology Corp. DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit)

GR2DR4B-EXXX/YYY/LP 1GB & 2GB DDR2 REGISTERED DIMMs (LOW PROFILE)

Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011

Jerry Chu 2010/07/07 Vincent Chang 2010/07/07

Memory Module Specifications KVR667D2D4F5/4G. 4GB 512M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

Table 1: Address Table

Memory Module Specifications KVR667D2D8F5/2GI. 2GB 256M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

Features. DDR3 Unbuffered DIMM Spec Sheet

Features. DDR3 SODIMM Product Specification. Rev. 1.7 Feb. 2016

DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site:

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

ADOVE1B163B2G. 1. General Description. 2. Features. 3. Pin Assignment. 4. Pin Description. 5. Block Diagram. 6. Absolute Maximum Ratings

DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

are un-buffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM). All devices

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

DDR3(L) 4GB / 8GB UDIMM

DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB

DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site:

DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB

Address Summary Table: 128MB 256MB 512MB 1GB 2GB Module

Table 1 SDR to DDR Quick Reference

1.55V DDR2 SDRAM FBDIMM

DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

User s Manual HOW TO USE DDR SDRAM

V58C2512(804/404/164)SB HIGH PERFORMANCE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 (804) 4 BANKS X 32Mbit X 4 (404) 4 BANKS X 8Mbit X 16 (164)

Standard: 64M x 8 (9 components)

DOUBLE DATA RATE (DDR) SDRAM

DDR2 SDRAM UDIMM MT18HTF6472AY 512MB MT18HTF12872AY 1GB MT18HTF25672AY 2GB MT18HTF51272AY 4GB. Features

DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

Technical Note DDR2 Offers New Features and Functionality

DDR2 SDRAM SODIMM MT8HTF6464HDZ 512MB MT8HTF12864HDZ 1GB. Features. 512MB, 1GB (x64, DR) 200-Pin DDR2 SODIMM. Features

Note: Data Rate (MT/s) CL = 3 CL = 4 CL = 5 CL = 6. t RCD (ns) t RP (ns) t RC (ns) t RFC (ns)

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB MT16HTF51264HZ 4GB. Features. 1GB, 2GB, 4GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM.

DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB. Features. 512MB (x64, SR) 200-Pin DDR2 SODIMM. Features. Figure 1: 200-Pin SODIMM (MO-224 R/C C)

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

DDR2 SDRAM UDIMM MT16HTF6464AY 512MB MT16HTF12864AY 1GB MT16HTF25664AY 2GB MT16HTF51264AY 4GB. Features

ThinkServer PC DDR2 FBDIMM and PC DDR2 SDRAM Memory options boost overall performance of ThinkServer solutions

JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B. (Revision of JESD79-2A) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION. January 2005

Technical Note. Initialization Sequence for DDR SDRAM. Introduction. Initializing DDR SDRAM

DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB

-80E PC PC E PC

DDR2 SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB. Features. 512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB. Features. 2GB, 4GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 Specific SDRAM Functions

DDR3 SDRAM UDIMM MT16JTF25664AZ 2GB MT16JTF51264AZ 4GB MT16JTF1G64AZ 8GB. Features. 2GB, 4GB, 8GB (x64, DR) 240-Pin DDR3 UDIMM.

DDR3 SDRAM SODIMM MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- DIMM.

-80E PC PC E PC

DDR2 SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB. Features. 1GB, 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

DDR2 SDRAM FBDIMM MT36HTF51272FDZ 4GB. Features. 4GB (x72, QR) 240-Pin DDR2 SDRAM FBDIMM. Features. Features (Continued)

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

DDR SDRAM UNBUFFERED DIMM

DDR2 VLP-Registered DIMM Module

DDR2 Device Operations & Timing Diagram DDR2 SDRAM. Device Operations & Timing Diagram

White Paper David Hibler Jr Platform Solutions Engineer Intel Corporation. Considerations for designing an Embedded IA System with DDR3 ECC SO-DIMMs

2GB DDR2 SDRAM SO-DIMM

DDR2 Unbuffered SDRAM MODULE

A N. O N Output/Input-output connection

DDR3 SDRAM SODIMM MT8JSF25664HDZ 2GB. Features. 2GB (x64, DR) 204-Pin DDR3 SODIMM. Features. Figure 1: 204-Pin SODIMM (MO-268 R/C A)

Dual DIMM DDR2 and DDR3 SDRAM Interface Design Guidelines

Mobile SDRAM. MT48H16M16LF 4 Meg x 16 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks

IS42/45R86400D/16320D/32160D IS42/45S86400D/16320D/32160D

DDR SDRAM UNBUFFERED DIMM

512MB DDR SDRAM SoDIMM

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

REV /2007 NANYA TECHNOLOGY CORP. NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.

DDR2 SDRAM Mini-RDIMM

Fairchild Solutions for 133MHz Buffered Memory Modules

JEDEC STANDARD. Double Data Rate (DDR) SDRAM Specification JESD79C. (Revision of JESD79B) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION MARCH 2003

DDR2 SDRAM Registered MiniDIMM MT9HTF3272(P)K 256MB MT9HTF6472(P)K 512MB MT9HTF12872(P)K 1GB

Parity 3. Data Rate (MT/s) CL = 6 CL = 5 CL = 4 CL = 3-80E PC

REV /2008 NANYA TECHNOLOGY CORPORATION NANYA reserves the right to change products and specifications without notice.

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

Feature. CAS Latency Frequency. trcd ns. trp ns. trc ns. tras 45 70K 45 70K 45 70K ns

DDR SDRAM Memory Termination USING THE LX1672 AND LX1673 FOR DDR SDRAM MEMORY TERMINATION INTEGRATED PRODUCTS. Microsemi

PT973216BG. 32M x 4BANKS x 16BITS DDRII. Table of Content-

Application Note for General PCB Design Guidelines for Mobile DRAM

DDR3 DIMM Slot Interposer

White Paper Utilizing Leveling Techniques in DDR3 SDRAM Memory Interfaces

DS1225Y 64k Nonvolatile SRAM

Features. Dimensions

4M x 16Bits x 4Banks Mobile Synchronous DRAM

Product Specification. RoHS-6 Compliant 10Gb/s 850nm Multimode Datacom XFP Optical Transceiver FTLX8512D3BCL

Technical Note DDR3 ZQ Calibration

Computer Architecture

1Gb(64Mx16) DDR2 SDRAM

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Features. Dimensions

Features. Dimensions

1M x 32 Bit x 4 Banks Synchronous DRAM

11. High-Speed Differential Interfaces in Cyclone II Devices

DDR subsystem: Enhancing System Reliability and Yield

Technical Note Power Solutions for DDR2 Notebook PCs

RealSSD Embedded USB Mass Storage Drive MTFDCAE001SAF, MTFDCAE002SAF, MTFDCAE004SAF, MTFDCAE008SAF

SOLVING HIGH-SPEED MEMORY INTERFACE CHALLENGES WITH LOW-COST FPGAS

Semiconductor Device Technology for Implementing System Solutions: Memory Modules

1-Mbit (128K x 8) Static RAM

DDR2 SDRAM FBDIMM MT18HTF12872F 1GB MT18HTF25672F 2GB

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

Transcription:

General Description ADQYF1A08 DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits) The ADATA s ADQYF1A08 is a 128Mx64 bits 1GB DDR2-1066(CL6) SDRAM over clocking memory module, The SPD is programmed to JEDEC standard latency 800Mbps timing of 5-5-5-18 at 1.8V. The module is composed of eight 128Mx8 bits CMOS DDR2 SDRAMs in FBGA package and one 2Kbit EEPROM in 8pin TSSOP (TSOP) package on a 240pin glass epoxy printed circuit board. The ADQYF1A08 is a Dual In-line Memory Module and intended for mounting onto 240-pins edge connector sockets. Synchronous design allows precise cycle control with the use of system clock. Data I/O transactions are possible on both edges of DQS. Range of operating frequencies, programmable latencies and burst lengths allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. Features Power supply(normal): VDD & VDDQ = 1.8V ± 0.1V 1.8V (SSTL_18 compatible) I/O Timing Reference - DDR2 800 CL5-5-5-18 at 1.8V - DDR2 1066 CL6-6-6-15 at 2.1V Burst Length: 4, 8 Programmable Additive Latency: 0, 1, 2, 3, 4 Bi-directional, differential data strobe (DQS and /DQS) Differential clock input (CK, /CK) operation DLL aligns DQ and DQS transition with CK transition Double-data-rate architecture. Auto & Self refresh Average Refresh period 7.8 s Off-Chip Driver (OCD) Impedance Adjustment On Die Termination (ODT) Lead-free products are RoHS compliant EEPROM VDDSPD=3.3V (Typical) PCB Height 30.00mm (1.181 ), Single sided component Clock Cycle Time (tck): - DDR2-800 tck=2.5ns - DDR2-1066 tck=1.875ns Refresh to Active/Refresh Command Time (trfc): 127.5ns ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 2 of 7

Pin Assignment Pin Front Pin Front Pin Front Pin Back Pin Back Pin Back 1 VREF 41 VSS 81 DQ33 121 VSS 161 NC, CB4 201 VSS 2 VSS 42 NC, CB0 82 VSS 122 DQ4 162 NC, CB5 202 DM4 3 DQ0 43 NC, CB1 83 /DQS4 123 DQ5 163 VSS 203 NC 4 DQ1 44 VSS 84 DQS4 124 VSS 164 NC, DM8 204 VSS 5 VSS 45 NC, /DQS8 85 VSS 125 DM0 165 NC 205 DQ38 6 /DQS0 46 NC, DQS8 86 DQ34 126 NC 166 VSS 206 DQ39 7 DQS0 47 VSS 87 DQ35 127 VSS 167 NC, CB6 207 VSS 8 VSS 48 NC/CB2 88 VSS 128 DQ6 168 NC, CB7 208 DQ44 9 DQ2 49 NC/CB3 89 DQ40 129 DQ7 169 VSS 209 DQ45 10 DQ3 50 VSS 90 DQ41 130 VSS 170 VDDQ 210 VSS 11 VSS 51 VDDQ 91 VSS 131 DQ12 171 CKE1 211 DM5 12 DQ8 52 CKE0 92 /DQS5 132 DQ13 172 VDD 212 NC 13 DQ9 53 VDD 93 DQS5 133 VSS 173 A15 213 VSS 14 VSS 54 BA2 94 VSS 134 DM1 174 A14 214 DQ46 15 /DQS1 55 NC 95 DQ42 135 NC 175 VDDQ 215 DQ47 16 DQS1 56 VDDQ 96 DQ43 136 VSS 176 A12 216 VSS 17 VSS 57 A11 97 VSS 137 CK1 177 A9 217 DQ52 18 NC 58 A7 98 DQ48 138 /CK1 178 VDD 218 DQ53 19 NC 59 VDD 99 DQ49 139 VSS 179 A8 219 VSS 20 VSS 60 A5 100 VSS 140 DQ14 180 A6 220 CK2 21 DQ10 61 A4 101 SA2 141 DQ15 181 VDDQ 221 /CK2 22 DQ11 62 VDDQ 102 NC, TEST 142 VSS 182 A3 222 VSS 23 VSS 63 A2 103 VSS 143 DQ20 183 A1 223 DM6 24 DQ16 64 VDD 104 /DQS6 144 DQ21 184 VDD 224 NC 25 DQ17 65 VSS 105 DQS6 145 VSS 185 CK0 225 VSS 26 VSS 66 VSS 106 VSS 146 DM2 186 /CK0 226 DQ54 27 /DQS2 67 VDD 107 DQ50 147 NC 187 VDD 227 DQ55 28 DQS2 68 NC 108 DQ51 148 VSS 188 A0 228 VSS 29 VSS 69 VDD 109 VSS 149 DQ22 189 VDD 229 DQ60 30 DQ18 70 A10/AP 110 DQ56 150 DQ23 190 BA1 230 DQ61 31 DQ19 71 BA0 111 DQ57 151 VSS 191 VDDQ 231 VSS 32 VSS 72 VDDQ 112 VSS 152 DQ28 192 /RAS 232 DM7 33 DQ24 73 /WE 113 /DQS7 153 DQ29 193 /S0 233 NC 34 DQ25 74 /CAS 114 DQS7 154 VSS 194 VDDQ 234 VSS 35 VSS 75 VDDQ 115 VSS 155 DM3 195 ODT0 235 DQ62 36 /DQS3 76 /S1 116 DQ58 156 NC 196 A13 236 DQ63 37 DQS3 77 ODT1 117 DQ59 157 VSS 197 VDD 237 VSS 38 VSS 78 VDDQ 118 VSS 158 DQ30 198 VSS 238 VDDSPD 39 DQ26 79 VSS 119 SDA 159 DQ31 199 DQ36 239 SA0 40 DQ27 80 DQ32 120 SCL 160 VSS 200 DQ37 240 SA1 ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 3 of 7

Pin Description PIN NAME FUNCTION CK0~CK2, /CK0~/CK2 System Clock Active on the positive and negative edge to sample all inputs. CKE0 Clock Enable Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least on cycle prior new command. Disable input buffers for power down in standby /S0 Chip Select Disables or Enables device operation by masking or enabling all input except CK, CKE and L(U)DQM A0~A13 Address Row / Column address are multiplexed on the same pins. (Row Address A0~A13, Column Address :A0~A9, Auto precharge A10/AP) BA0~BA2 Banks Select Selects bank to be activated during row address latch time. Selects bank for read / write during column address latch time. DQ0~DQ63 Data Data and check bit inputs / outputs are multiplexed on the same pins. DQS0~DQS7, /DQS0~/DQS7 Data Strobe Bi-directional Data Strobe DM0~DM7 Data Mask Mask input data when DM is high. /RAS Row Address Strobe Latches row addresses on the positive edge of the CK with /RAS low /CAS Column Address Strobe Latches Column addresses on the positive edge of the CK with /CAS low /WE Write Enable Enables write operation and row recharge. VDD / VSS Power Supply/Ground Power and Ground for the input buffers and the core logic. VREF Power Supply reference Power Supply for reference VDDSPD SPD Power Supply Serial EEPROM power Supply SDA Serial data I/O EEPROM serial data I/O SCL Serial clock EEPROM clock input SA0~SA2 Address in EEPROM EEPROM address input ODT0 On Die Termination When high, termination resistance is enabled for all DQ, /DQ and DM pins, assuming the function is enabled in the Extended Mode Register Set. NC No Connection This pin is recommended to be left No Connection on the device. ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 4 of 7

Block Diagram ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 5 of 7

Absolute Maximum Ratings Parameter Symbol Value Unit Voltage on VDD supply relative to Vss VDD -1.0 ~ +2.3 V Voltage on VDDQ supply relative to Vss VDDQ -0.5 ~ +2.3 V Voltage on VDDL supply relative to Vss VDDQ -0.5 ~ +2.3 V Voltage on any pin relative to Vss VIN, Vout -0.5 ~ +2.3 V Storage temperature TSTG -55 ~ +100 Note: DDR2 SDRAM component specification. Operation Temperature Condition Parameter Symbol Value Unit Note DRAM Component Case Temperature Range TC 0~+95 1 Note: (1) If the DRAM case temperature is above 85 C, the Auto-Refresh command interval has to be reduced to trefi=3.9us. DC Operating Condition Voltage referenced to Vss = 0V, VDD&VDDQ=1.8V±0.1V, Tc = 0 to 85 Parameter Symbol Min Max Unit Note Supply Voltage VDD 1.7 1.9 V 4,5 VDDSPD 1.7 3.6 V Supply Voltage for DLL VDDL 1.7 1.9 V 4 Supply Voltage for Output VDDQ 1.7 1.9 V 4,5 Input Reference Voltage VREF 0.49 x VDDQ 0.51 x VDDQ V 1,2 Termination Voltage VTT VREF - 0.04 VREF + 0.04 V 3 Note: (1) There is no specific device VDD supply voltage requirement for SSTL_1.8 compliance. However under all conditions VDDQ must be less than or equal to VDD. (2) The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically, the value of VREF is expected to be about 0.5 x VDDQ of the transmitting device and VREF is expected to track variations in VDDQ. (3) Peak to peak ac noise on VREF may not exceed +/- 2% VREF (ac). (4) VTT of transmitting device must track VREF of receiving device. (5) VDDQ tracks with VDD, VDDL tracks with VDD. AC parameters are measured with VDD, VDDQ and VDDL tied together. ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 6 of 7

Package Dimensions ADQYF1A08_DDR2-1066G(CL=6)_1GB(128Mx8_Pb free) Rev.0 2009/03/30 Page 7 of 7