Dual JK flip-flop with reset; negative-edge trigger

Similar documents
4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger

3-to-8 line decoder, demultiplexer with address latches

74HC32; 74HCT General description. 2. Features and benefits. Quad 2-input OR gate

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

74HC4040; 74HCT stage binary ripple counter

74HC393; 74HCT393. Dual 4-bit binary ripple counter

74HC02; 74HCT General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

74HC165; 74HCT bit parallel-in/serial out shift register

74HC74; 74HCT General description. 2. Features and benefits. 3. Ordering information

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

74HC154; 74HCT to-16 line decoder/demultiplexer

74HC2G02; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate

74HC238; 74HCT to-8 line decoder/demultiplexer

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

Hex buffer with open-drain outputs

The 74LVC1G04 provides one inverting buffer.

74HC138; 74HCT to-8 line decoder/demultiplexer; inverting

The 74LVC1G11 provides a single 3-input AND gate.

74HCU General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter

8-bit synchronous binary down counter

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

74HC573; 74HCT General description. 2. Features and benefits. Octal D-type transparent latch; 3-state

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

8-bit binary counter with output register; 3-state

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

1-of-4 decoder/demultiplexer

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

14-stage ripple-carry binary counter/divider and oscillator

Buffer with open-drain output. The 74LVC1G07 provides the non-inverting buffer.

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

Bus buffer/line driver; 3-state

Low-power configurable multiple function gate

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74AUP1G General description. 2. Features and benefits. Low-power D-type flip-flop with set and reset; positive-edge trigger

MM74HC174 Hex D-Type Flip-Flops with Clear

Quad 2-input NAND Schmitt trigger

MM74HC273 Octal D-Type Flip-Flops with Clear

Low-power D-type flip-flop; positive-edge trigger; 3-state

DATA SHEET. BC875; BC879 NPN Darlington transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1999 May 28.

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

DATA SHEET. BST50; BST51; BST52 NPN Darlington transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2001 Feb 20.

74LVC1G General description. 2. Features and benefits. Single D-type flip-flop with set and reset; positive edge trigger

74HC4067; 74HCT channel analog multiplexer/demultiplexer

74HC4066; 74HCT4066. Quad single-pole single-throw analog switch

Triple single-pole double-throw analog switch

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

74ALVC bit dual supply translating transceiver; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

8-channel analog multiplexer/demultiplexer

DISCRETE SEMICONDUCTORS DATA SHEET

MM74HC14 Hex Inverting Schmitt Trigger

74HC4051; 74HCT channel analog multiplexer/demultiplexer

NTB General description. 2. Features and benefits. Dual supply translating transceiver; auto direction sensing; 3-state

74F168*, 74F169 4-bit up/down binary synchronous counter

CD4013BC Dual D-Type Flip-Flop

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

MM74HC4538 Dual Retriggerable Monostable Multivibrator

DATA SHEET. MMBT3904 NPN switching transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2002 Oct Feb 03.

MC14008B. 4-Bit Full Adder

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

Obsolete Product(s) - Obsolete Product(s)

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF40374B MSI Octal D-type flip-flop with 3-state outputs. For a complete data sheet, please also download: INTEGRATED CIRCUITS

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

D-PAK version of BUK117-50DL

74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

Description. Table 1. Device summary. Order code Temperature range Package Packaging Marking

MOSFET N-channel enhancement switching transistor IMPORTANT NOTICE. use

SMD version of BUK118-50DL

BC807; BC807W; BC327

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

40 V, 200 ma NPN switching transistor

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

MC14175B/D. Quad Type D Flip-Flop

DATA SHEET. PMEGXX10BEA; PMEGXX10BEV 1 A very low V F MEGA Schottky barrier rectifier DISCRETE SEMICONDUCTORS

DISCRETE SEMICONDUCTORS DATA SHEET BC856; BC857; BC858

HCC/HCF4027B DUAL-J-K MASTER-SLAVE FLIP-FLOP

How To Control A Power Supply On A Powerline With A.F.F Amplifier

74AC191 Up/Down Counter with Preset and Ripple Clock

I T(AV) off-state voltages. PINNING - TO92 variant PIN CONFIGURATION SYMBOL. 3 anode g

Medium power Schottky barrier single diode

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

DATA SHEET. PBSS5540Z 40 V low V CEsat PNP transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2001 Jan Sep 21.

74VHC112 Dual J-K Flip-Flops with Preset and Clear

High-speed USB 2.0 switch with enable

DISCRETE SEMICONDUCTORS DATA SHEET

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

CD4027BM CD4027BC Dual J-K Master Slave Flip-Flop with Set and Reset

CD4013BC Dual D-Type Flip-Flop

HCC/HCF4032B HCC/HCF4038B

Transcription:

Rev. 03 12 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC standard no. 7. The 74HC is a dual negative-edge triggered JK flip-flop featuring individual J, K, clock (ncp) and reset (nr) inputs; also complementary nq and nq outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. The reset (nr) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the nq output LOW and the nq output HIGH. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Low-power dissipation Complies with JEDEC standard no. 7 ESD protection: HBM EI/JESD22-114-B exceeds 2000 V MM EI/JESD22-115- exceeds 200 V. Multiple package options Specified from 40 C to+80 C and from 40 C to +125 C.

3. Quick reference data 4. Ordering information Table 1: Quick reference data GND = 0 V; T amb =25 C; t r =t f = 6 ns. Symbol Parameter Conditions Min Typ Max Unit t PHL, t PLH propagation delay C L = 15 pf; V CC =5 V - - ncp to nq - 16 - ns ncp to nq - 16 - ns nr to nq, nq - 15 - ns f max maximum clock C L = 15 pf; V CC = 5 V - 77 - MHz frequency C I input capacitance - 3.5 - pf C PD power dissipation capacitance per flip-flop V I = GND to V CC [1] - 30 - pf [1] C PD is used to determine the dynamic power dissipation (P D in µw). P D =C PD V 2 CC f i N+ (C L V 2 CC f o ) where: f i = input frequency in MHz; f o = output frequency in MHz; C L = output load capacitance in pf; V CC = supply voltage in V; N = number of inputs switching; (C L V 2 CC f o ) = sum of outputs. Table 2: Type number Ordering information Package Temperature range Name Description Version N 40 C to +125 C DIP14 plastic dual in-line package; 14 leads (300 mil) SOT27-1 D 40 C to +125 C SO14 plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 DB 40 C to +125 C SSOP14 plastic shrink small outline package; 14 leads; body width 5.3 mm SOT337-1 PW 40 C to +125 C TSSOP14 plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 Product data sheet Rev. 03 12 November 2004 2 of 21

5. Functional diagram 14 1J J Q 1Q 12 1 1CP FF1 CP 3 1K K Q 1Q 13 R 2 1R 7 2J J Q 2Q 9 5 2CP FF2 CP 10 2K K Q 2Q 8 6 2R R 001aab981 Fig 1. Functional diagram 14 7 1 5 1J 2J 1CP 2CP J CP FF Q 1Q 12 2Q 9 4 1 3 2 1J C1 1K R 12 13 3 10 1K 2K K R 1R 2R 2 6 Q 1Q 13 2Q 8 001aab979 7 5 10 6 1J C1 1K R 001aab980 9 8 Fig 2. Logic symbol Fig 3. IEC logic symbol Product data sheet Rev. 03 12 November 2004 3 of 21

K C C C C Q J C C C C R Q CP C C 001aab982 Fig 4. Logic diagram (one flip-flop) 6. Pinning information 6.1 Pinning 1CP 1 14 1J 1R 2 13 1Q 1K 3 12 1Q V CC 4 73 11 GND 2CP 5 10 2K 2R 6 9 2Q 2J 7 8 001aab978 2Q Fig 5. Pin configuration 6.2 Pin description Table 3: Pin description Symbol Pin Description 1CP 1 clock input for flip-flop 1 (HIGH-to-LOW, edge-triggered) 1R 2 asynchronous reset input for flip-flop 1 (active LOW) 1K 3 synchronous K input for flip-flop 1 V CC 4 positive supply voltage 2CP 5 clock input for flip-flop 2 (HIGH-to-LOW, edge-triggered) 2R 6 asynchronous reset input for flip-flop 2 (active LOW) 2J 7 synchronous J input for flip-flop 2 2Q 8 complement flip-flop 2 output 2Q 9 true flip-flop 2 output 2K 10 synchronous K input for flip-flop 2 Product data sheet Rev. 03 12 November 2004 4 of 21

7. Functional description Table 3: Pin description continued Symbol Pin Description GND 11 ground (0 V) 1Q 12 true flip-flop 1 output 1Q 13 complement flip-flop 1 output 1J 14 synchronous J input for flip-flop 1 8. Limiting values 7.1 Function table Table 4: Function table [1] Input Output Operating mode nr ncp nj nk nq nq L X X X L H asynchronous reset H h h q q toggle l h L H load 0 (reset) h l H L load 1 (set) l l q q hold (no change) [1] H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the HIGH-to-LOW CP transition; L = LOW voltage level; I = LOW voltage level one set-up time prior to the HIGH-to-LOW CP transition; q = state of referenced output one set-up time prior to the HIGH-to-LOW CP transition; X = don t care; = HIGH-to-LOW CP transition. Table 5: Limiting values In accordance with the bsolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Max Unit V CC supply voltage 0.5 +7 V I IK input diode current V I < 0.5 V or V I >V CC + 0.5 V - ±20 m I OK output diode current V O < 0.5 V or V O >V CC + 0.5 V - ±20 m I O output source or sink V O = 0.5 V to V CC + 0.5 V - ±25 m current I CC, I GND V CC or GND current - ±50 m T stg storage temperature 65 +150 C P tot power dissipation DIP14 package [1] - 750 mw SO14, SSOP14 and TSSOP14 packages [2] - 500 mw [1] bove 70 C: P tot derates linearly with 12 mw/k. [2] bove 70 C: P tot derates linearly with 8 mw/k. Product data sheet Rev. 03 12 November 2004 5 of 21

9. Recommended operating conditions Table 6: 10. Static characteristics Recommended operating conditions Symbol Parameter Conditions Min Typ Max Unit V CC supply voltage 2.0 5.0 6.0 V V I input voltage 0 - V CC V V O output voltage 0 - V CC V t r, t f input rise and fall V CC = 2.0 V - - 1000 ns times except for V CC = 4.5 V - 6.0 500 ns ncp V CC = 6.0 V - - 400 ns T amb ambient temperature 40 - +125 C Table 7: Static characteristics t recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Typ Max Unit T amb =25 C V IH HIGH-level input voltage V CC = 2.0 V 1.5 1.2 - V V CC = 4.5 V 3.15 2.4 - V V CC = 6.0 V 4.2 3.2 - V V IL LOW-level input voltage V CC = 2.0 V - 0.8 0.5 V V CC = 4.5 V - 2.1 1.35 V V CC = 6.0 V - 2.8 1.8 V V OH HIGH-level output voltage V I =V IH or V IL I O = 20 µ; V CC = 2.0 V 1.9 2.0 - V I O = 20 µ; V CC = 4.5 V 4.4 4.5 - V I O = 20 µ; V CC = 6.0 V 5.9 6.0 - V I O = 4 m; V CC = 4.5 V 3.98 4.32 - V I O = 5.2 m; V CC = 6.0 V 5.48 5.81 - V V OL LOW-level output voltage V I =V IH or V IL I O =20µ; V CC = 2.0 V - 0 0.1 V I O =20µ; V CC = 4.5 V - 0 0.1 V I O =20µ; V CC = 6.0 V - 0 0.1 V I O = 4 m; V CC = 4.5 V - 0.15 0.26 V I O = 5.2 m; V CC = 6.0 V - 0.16 0.26 V I LI input leakage current V I =V CC or GND; V CC = 6.0 V - - ±0.1 µ I CC quiescent supply current V I =V CC or GND; I O = 0 ; V CC = 6.0 V - - 4.0 µ C I input capacitance - 3.5 - pf Product data sheet Rev. 03 12 November 2004 6 of 21

Table 7: Static characteristics continued t recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Typ Max Unit T amb = 40 C to +85 C V IH HIGH-level input voltage V CC = 2.0 V 1.5 - - V V CC = 4.5 V 3.15 - - V V CC = 6.0 V 4.2 - - V V IL LOW-level input voltage V CC = 2.0 V - - 0.5 V V CC = 4.5 V - - 1.35 V V CC = 6.0 V - - 1.8 V V OH HIGH-level output voltage V I =V IH or V IL I O = 20 µ; V CC = 2.0 V 1.9 - - V I O = 20 µ; V CC = 4.5 V 4.4 - - V I O = 20 µ; V CC = 6.0 V 5.9 - - V I O = 4 m; V CC = 4.5 V 3.84 - - V I O = 5.2 m; V CC = 6.0 V 5.34 - - V V OL LOW-level output voltage V I =V IH or V IL I O =20µ; V CC = 2.0 V - - 0.1 V I O =20µ; V CC = 4.5 V - - 0.1 V I O =20µ; V CC = 6.0 V - - 0.1 V I O = 4 m; V CC = 4.5 V - - 0.33 V I O = 5.2 m; V CC = 6.0 V - - 0.33 V I LI input leakage current V I =V CC or GND; V CC = 6.0 V - - ±1.0 µ I CC quiescent supply current V I =V CC or GND; I O = 0 ; V CC = 6.0 V - - 40.0 µ Product data sheet Rev. 03 12 November 2004 7 of 21

Table 7: Static characteristics continued t recommended operating conditions; voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Typ Max Unit T amb = 40 C to +125 C V IH HIGH-level input voltage V CC = 2.0 V 1.5 - - V V CC = 4.5 V 3.15 - - V V CC = 6.0 V 4.2 - - V V IL LOW-level input voltage V CC = 2.0 V - - 0.5 V V CC = 4.5 V - - 1.35 V V CC = 6.0 V - - 1.8 V V OH HIGH-level output voltage V I =V IH or V IL I O = 20 µ; V CC = 2.0 V 1.9 - - V I O = 20 µ; V CC = 4.5 V 4.4 - - V I O = 20 µ; V CC = 6.0 V 5.9 - - V I O = 4 m; V CC = 4.5 V 3.7 - - V I O = 5.2 m; V CC = 6.0 V 5.2 - - V V OL LOW-level output voltage V I =V IH or V IL I O =20µ; V CC = 2.0 V - - 0.1 V I O =20µ; V CC = 4.5 V - - 0.1 V I O =20µ; V CC = 6.0 V - - 0.1 V I O = 4 m; V CC = 4.5 V - - 0.4 V I O = 5.2 m; V CC = 6.0 V - - 0.4 V I LI input leakage current V I =V CC or GND; V CC = 6.0 V - - ±1.0 µ I CC quiescent supply current V I =V CC or GND; I O = 0 ; V CC = 6.0 V - - 80.0 µ Product data sheet Rev. 03 12 November 2004 8 of 21

11. Dynamic characteristics Table 8: Dynamic characteristics GND = 0 V; t r =t f = 6 ns; C L = 50 pf; see Figure 8. Symbol Parameter Conditions Min Typ Max Unit T amb = 25 C t PHL, t PLH propagation delay ncp to nq see Figure 6 V CC = 2.0 V - 52 160 ns V CC = 4.5 V - 19 32 ns V CC = 6.0 V - 15 27 ns V CC = 5.0 V; C L =15pF - 16 - ns propagation delay ncp to nq see Figure 6 V CC = 2.0 V - 52 160 ns V CC = 4.5 V - 19 32 ns V CC = 6.0 V - 15 27 ns V CC = 5.0 V; C L =15pF - 16 - ns propagation delay nr to nq, nq see Figure 7 V CC = 2.0 V - 50 145 ns V CC = 4.5 V - 18 29 ns V CC = 6.0 V - 14 25 ns V CC = 5.0 V; C L =15pF - 15 - ns t THL, t TLH output transition time see Figure 6 V CC = 2.0 V - 19 75 ns V CC = 4.5 V - 7 15 ns V CC = 6.0 V - 6 13 ns t W ncp clock pulse width HIGH or LOW see Figure 6 V CC = 2.0 V 80 22 - ns V CC = 4.5 V 16 8 - ns V CC = 6.0 V 14 6 - ns nr reset pulse width HIGH or LOW see Figure 7 V CC = 2.0 V 80 22 - ns V CC = 4.5 V 16 8 - ns V CC = 6.0 V 14 6 - ns t rem removal time nr to ncp see Figure 7 V CC = 2.0 V 80 22 - ns V CC = 4.5 V 16 8 - ns V CC = 6.0 V 14 6 - ns t su set-up time nj, nk to ncp see Figure 6 V CC = 2.0 V 80 22 - ns V CC = 4.5 V 16 8 - ns V CC = 6.0 V 14 6 - ns Product data sheet Rev. 03 12 November 2004 9 of 21

Table 8: Dynamic characteristics continued GND = 0 V; t r =t f = 6 ns; C L = 50 pf; see Figure 8. Symbol Parameter Conditions Min Typ Max Unit t h hold time nj, nk to ncp see Figure 6 V CC = 2.0 V 3 8 - ns V CC = 4.5 V 3 3 - ns V CC = 6.0 V 3 2 - ns f max maximum clock frequency see Figure 6 V CC = 2.0 V 6.0 23 - MHz V CC = 4.5 V 30 70 - MHz V CC = 6.0 V 35 83 - MHz V CC = 5.0 V; C L = 15 pf - 77 - MHz C PD power dissipation capacitance per flip-flop V I = GND to V CC [1] - 30 - pf T amb = 40 C to +85 C t PHL, t PLH propagation delay ncp to nq see Figure 6 V CC = 2.0 V - - 200 ns V CC = 4.5 V - - 40 ns V CC = 6.0 V - - 34 ns propagation delay ncp to nq see Figure 6 V CC = 2.0 V - - 200 ns V CC = 4.5 V - - 40 ns V CC = 6.0 V - - 34 ns propagation delay nr to nq, nq see Figure 7 V CC = 2.0 V - - 180 ns V CC = 4.5 V - - 36 ns V CC = 6.0 V - - 31 ns t THL, t TLH output transition time see Figure 6 V CC = 2.0 V - - 95 ns V CC = 4.5 V - - 19 ns V CC = 6.0 V - - 16 ns t W ncp clock pulse width HIGH or LOW see Figure 6 V CC = 2.0 V 100 - - ns V CC = 4.5 V 20 - - ns V CC = 6.0 V 17 - - ns nr reset pulse width HIGH or LOW see Figure 7 V CC = 2.0 V 100 - - ns V CC = 4.5 V 20 - - ns V CC = 6.0 V 17 - - ns t rem removal time nr to ncp see Figure 7 V CC = 2.0 V 100 - - ns V CC = 4.5 V 20 - - ns V CC = 6.0 V 17 - - ns Product data sheet Rev. 03 12 November 2004 10 of 21

Table 8: Dynamic characteristics continued GND = 0 V; t r =t f = 6 ns; C L = 50 pf; see Figure 8. Symbol Parameter Conditions Min Typ Max Unit t su set-up time nj, nk to ncp see Figure 6 V CC = 2.0 V 100 - - ns V CC = 4.5 V 20 - - ns V CC = 6.0 V 17 - - ns t h hold time nj, nk to ncp see Figure 6 V CC = 2.0 V 3 - - ns V CC = 4.5 V 3 - - ns V CC = 6.0 V 3 - - ns f max maximum clock frequency see Figure 6 V CC = 2.0 V 4.8 - - MHz V CC = 4.5 V 24 - - MHz V CC = 6.0 V 28 - - MHz T amb = 40 C to +125 C t PHL, t PLH propagation delay ncp to nq see Figure 6 V CC = 2.0 V - - 240 ns V CC = 4.5 V - - 48 ns V CC = 6.0 V - - 41 ns propagation delay ncp to nq see Figure 6 V CC = 2.0 V - - 240 ns V CC = 4.5 V - - 48 ns V CC = 6.0 V - - 41 ns propagation delay nr to nq, nq see Figure 7 V CC = 2.0 V - - 220 ns V CC = 4.5 V - - 44 ns V CC = 6.0 V - - 38 ns t THL, t TLH output transition time see Figure 6 V CC = 2.0 V - - 110 ns V CC = 4.5 V - - 22 ns V CC = 6.0 V - - 19 ns t W ncp clock pulse width HIGH or LOW see Figure 6 V CC = 2.0 V 120 - - ns V CC = 4.5 V 24 - - ns V CC = 6.0 V 20 - - ns nr reset pulse width HIGH or LOW see Figure 7 V CC = 2.0 V 120 - - ns V CC = 4.5 V 24 - - ns V CC = 6.0 V 20 - - ns Product data sheet Rev. 03 12 November 2004 11 of 21

Table 8: Dynamic characteristics continued GND = 0 V; t r =t f = 6 ns; C L = 50 pf; see Figure 8. Symbol Parameter Conditions Min Typ Max Unit t rem removal time nr to ncp see Figure 7 V CC = 2.0 V 120 - - ns V CC = 4.5 V 24 - - ns V CC = 6.0 V 20 - - ns t su set-up time nj, nk to ncp see Figure 6 V CC = 2.0 V 120 - - ns V CC = 4.5 V 24 - - ns V CC = 6.0 V 20 - - ns t h hold time nj, nk to ncp see Figure 6 V CC = 2.0 V 3 - - ns V CC = 4.5 V 3 - - ns V CC = 6.0 V 3 - - ns f max maximum clock frequency see Figure 6 V CC = 2.0 V 4.0 - - MHz V CC = 4.5 V 20 - - MHz V CC = 6.0 V 24 - - MHz [1] C PD is used to determine the dynamic power dissipation (P D in µw). P D =C PD V 2 CC f i N+ (C L V 2 CC f o ) where: f i = input frequency in MHz; f o = output frequency in MHz; C L = output load capacitance in pf; V CC = supply voltage in V; N = number of inputs switching; (C L V 2 CC f o ) = sum of outputs. Product data sheet Rev. 03 12 November 2004 12 of 21

12. Waveforms nj, nk input V M t su t h 1/f max t su t h ncp input V M t W t PHL t PLH nq output V M t THL t TLH nq output V M t TLH t PLH t THL t PHL 001aab983 Fig 6. The shaded areas indicate when the input is permitted to change for predictable output performance. V M = 0.5 V I. Waveforms showing the clock (ncp) to output (nq, nq) propagation delays, the clock pulse width, the J and K to ncp set-up and hold times, the output transition times and the maximum clock frequency ncp input V M t rem t W nr input V M t PHL nq output t PLH nq input 001aab984 Fig 7. V M = 0.5 V I. Waveforms showing the reset (nr) input to output (nq, nq) propagation delays and the reset pulse width and the nr to ncp removal time Product data sheet Rev. 03 12 November 2004 13 of 21

V CC PULSE GENERTOR V I D.U.T. V O R T C L mna101 Fig 8. Test data is given in Table 9. Definitions for test circuit: R T = Termination resistance should be equal to output impedance Z o of the pulse generator. C L = Load capacitance including jig and probe capacitance. Load circuitry for switching times Table 9: Test data Supply Input Load V CC V I t r, t f C L 2.0 V V CC 6 ns 50 pf 4.5 V V CC 6 ns 50 pf 6.0 V V CC 6 ns 50 pf 5.0 V V CC 6 ns 15 pf Product data sheet Rev. 03 12 November 2004 14 of 21

13. Package outline DIP14: plastic dual in-line package; 14 leads (300 mil) SOT27-1 D M E seating plane 2 L 1 Z 14 e b b 1 8 w M c (e ) 1 M H pin 1 index E 1 7 0 5 10 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max. 1 2 (1) (1) min. max. b b 1 c D E e e 1 L M E M H 4.2 0.51 3.2 0.17 0.02 0.13 1.73 1.13 0.068 0.044 0.53 0.38 0.021 0.015 0.36 0.23 0.014 0.009 19.50 18.55 0.77 0.73 6.48 6.20 0.26 0.24 2.54 7.62 0.1 0.3 3.60 3.05 0.14 0.12 8.25 7.80 0.32 0.31 10.0 8.3 0.39 0.33 w 0.254 0.01 (1) Z max. 2.2 0.087 Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT27-1 050G04 MO-001 SC-501-14 99-12-27 03-02-13 Fig 9. Package outline SOT27-1 (DIP14) Product data sheet Rev. 03 12 November 2004 15 of 21

SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 D E X c y H E v M Z 14 8 Q pin 1 index 2 1 ( ) 3 θ L p 1 7 L e b p w M detail X 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max. 1.75 1 2 3 b p c D (1) E (1) e H (1) E L L p Q v w y Z 0.25 0.10 0.069 0.010 0.004 1.45 1.25 0.057 0.049 0.25 0.01 0.49 0.36 0.019 0.014 0.25 0.19 0.0100 0.0075 8.75 8.55 0.35 0.34 Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 4.0 3.8 0.16 0.15 1.27 0.05 6.2 5.8 0.244 0.228 1.05 0.041 1.0 0.4 0.039 0.016 0.7 0.6 0.028 0.024 0.25 0.25 0.1 0.01 0.01 0.004 θ 0.7 0.3 o 8 o 0.028 0 0.012 OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT108-1 076E06 MS-012 99-12-27 03-02-19 Fig 10. Package outline SOT108-1 (SO14) Product data sheet Rev. 03 12 November 2004 16 of 21

SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm SOT337-1 D E X c y H E v M Z 14 8 Q 2 1 ( ) 3 pin 1 index 1 7 L detail X L p θ e b p w M 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT 1 2 3 b p c D (1) E (1) e H E L L p Q v w y Z(1) max. mm 2 0.21 0.05 1.80 1.65 0.25 0.38 0.25 0.20 0.09 6.4 6.0 5.4 5.2 7.9 1.03 0.9 0.65 1.25 0.2 7.6 0.63 0.7 0.13 0.1 1.4 0.9 θ o 8 o 0 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT337-1 MO-150 99-12-27 03-02-19 Fig 11. Package outline SOT337-1 (SSOP14) Product data sheet Rev. 03 12 November 2004 17 of 21

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 D E X c y H E v M Z 14 8 pin 1 index 2 1 Q ( ) 3 θ 1 7 e b p w M L detail X L p 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT 1 2 3 b p c D (1) E (2) e H (1) E L L p Q v w y Z max. mm 1.1 0.15 0.05 0.95 0.80 0.25 0.30 0.19 0.2 0.1 5.1 4.9 4.5 4.3 0.65 6.6 6.2 1 0.75 0.50 0.4 0.3 0.2 0.13 0.1 0.72 0.38 θ o 8 o 0 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT SOT402-1 MO-153 EUROPEN PROJECTION ISSUE DTE 99-12-27 03-02-18 Fig 12. Package outline SOT402-1 (TSSOP14) Product data sheet Rev. 03 12 November 2004 18 of 21

14. Revision history Table 10: Revision history Document ID Release Data sheet status Change notice Doc. number Supersedes date _3 20041112 Product data sheet - 9397 750 13815 74HC_HCT73_CNV_2 Modifications: The format of this data sheet has been redesigned to comply with the current presentation and information standard of Philips Semiconductors. Removed type number 74HCT73. Inserted family specification. 74HC_HCT73_CNV_2 19970911 Product specification - - 74HC_HCT73_1 74HC_HCT73_1 19901201 Product specification - - - Product data sheet Rev. 03 12 November 2004 19 of 21

15. Data sheet status Level Data sheet status [1] Product status [2] [3] Definition I Objective data Development This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. II Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. III Product data Production This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. 16. Definitions 17. Disclaimers Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition Limiting values given are in accordance with the bsolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. pplication information pplications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Life support These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status Production ), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. 18. Contact information For additional information, please visit: http://www.semiconductors.philips.com For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com Product data sheet Rev. 03 12 November 2004 20 of 21

19. Contents 1 General description...................... 1 2 Features............................... 1 3 Quick reference data..................... 2 4 Ordering information..................... 2 5 Functional diagram...................... 3 6 Pinning information...................... 4 6.1 Pinning............................... 4 6.2 Pin description......................... 4 7 Functional description................... 5 7.1 Function table.......................... 5 8 Limiting values.......................... 5 9 Recommended operating conditions........ 6 10 Static characteristics..................... 6 11 Dynamic characteristics.................. 9 12 Waveforms............................ 13 13 Package outline........................ 15 14 Revision history........................ 19 15 Data sheet status....................... 20 16 Definitions............................ 20 17 Disclaimers............................ 20 18 Contact information.................... 20 Koninklijke Philips Electronics N.V. 2004 ll rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 12 November 2004 Document number: 9397 750 13815 Published in The Netherlands