ICL3221, ICL3222, ICL3223, ICL3232, ICL3241, ICL3243

Similar documents
ICL3221, ICL3222, ICL3223, ICL3232, ICL3241, ICL3243

ICL V Powered, Dual RS-232 Transmitter/Receiver. Description. Features. Ordering Information. Applications. Functional Diagram.

ISL V/1.25A Peak, Medium Frequency, Low Cost, Half-Bridge Driver. Features. Ordering Information. Applications. Pinouts

CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660

CA3420. Features. 0.5MHz, Low Supply Voltage, Low Input Current BiMOS Operational Amplifier. Applications. Functional Diagram. Ordering Information

+5 V Powered RS-232/RS-422 Transceiver AD7306

±15kV ESD Protected, +3V to +5.5V, 1µA, 250kbps, RS-232 Transmitters/Receivers

High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203

HI-200, HI-201. Features. Dual/Quad SPST, CMOS Analog Switches. Applications. Ordering Information. Functional Diagram FN3121.9

ICL7667. Dual Power MOSFET Driver. Features. Ordering Information. Applications. Pinout. Functional Diagram (Each Driver) FN2853.7

DESCRIPTIO FEATURES APPLICATIO S TYPICAL APPLICATIO. LT1180A/LT1181A Low Power 5V RS232 Dual Driver/Receiver with 0.1µF Capacitors

High-Speed, 5 V, 0.1 F CMOS RS-232 Drivers/Receivers ADM222/ADM232A/ADM242

±15kV ESD-Protected, 1µA, 250kbps, 3.3V/5V, Dual RS-232 Transceivers with Internal Capacitors

MM74HC14 Hex Inverting Schmitt Trigger

MM74HC4538 Dual Retriggerable Monostable Multivibrator

Low Power, 3.3 V, RS-232 Line Drivers/Receivers ADM3202/ADM3222/ADM1385

DG411, DG412, DG413. Monolithic Quad SPST, CMOS Analog Switches. Features. Applications FN Data Sheet June 20, 2007

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

ICL7660, ICL7660A. CMOS Voltage Converters. Features. Applications. Pinouts FN Data Sheet October 10, 2005

Precision, Unity-Gain Differential Amplifier AMP03

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

LM2704 Micropower Step-up DC/DC Converter with 550mA Peak Current Limit

ISL2110, ISL2111 8, 2012 FN V, 3A/4A

DG401, DG403. Monolithic CMOS Analog Switches. Features. Applications. Pinouts. Ordering Information FN Data Sheet November 20, 2006

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

Features. Symbol JEDEC TO-220AB

MC14001B Series. B Suffix Series CMOS Gates MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

Features. V PP IN V CC3 IN V CC5 IN (opt) EN0 EN1 MIC2562

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

Data Sheet January Features. Pinout. NUMBER OF BITS LINEARITY (INL, DNL) TEMP. RANGE ( o C) PACKAGE PKG. NO.

ST202 5V POWERED MULTI-CHANNEL RS-232 DRIVERS AND RECEIVERS

Advanced Monolithic Systems

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. 4. Functional Schematic. Features.

MM74HC174 Hex D-Type Flip-Flops with Clear

DG441, DG442. Monolithic, Quad SPST, CMOS Analog Switches. Features. Applications. Pinout FN Data Sheet November 20, 2006

SP490/491 Full Duplex RS-485 Transceivers

CM2009. VGA Port Companion Circuit

CA723, CA723C. Voltage Regulators Adjustable from 2V to 37V at Output Currents Up to 150mA without External Pass Transistors. Features.

MADR TR. Single Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. V1. Functional Schematic. Features.

X9C102, X9C103, X9C104, X9C503

STF & STF201-30

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators. Functional Schematic. Features. Description. Pin Configuration 2

SPREAD SPECTRUM CLOCK GENERATOR. Features

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)

MM74HC273 Octal D-Type Flip-Flops with Clear

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

SDC15. TVS Diode Array for ESD Protection of 12V Data and Power Lines. PROTECTION PRODUCTS Description. Features. Mechanical Characteristics

ICL7660, ICL7660A. CMOS Voltage Converters. Features. itle L76, L76 A) bjec. ltag. nver s) utho ) eyw s tersi. Applications.

Low Voltage, Resistor Programmable Thermostatic Switch AD22105

Features DISPLAY DECODING INPUT INTERFACING

MC74HC132A. Quad 2-Input NAND Gate with Schmitt-Trigger Inputs. High Performance Silicon Gate CMOS

On/Off Controller with Debounce and

DM74LS05 Hex Inverters with Open-Collector Outputs

High-Speed, Low-Power, 3V/5V, Rail-to-Rail, Single-Supply Comparators MAX941/MAX942/ MAX944. General Description. Features. Ordering Information

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

Description. For Fairchild s definition of Eco Status, please visit:

High Speed, Low Power Dual Op Amp AD827

Data Sheet. HFBR-0600Z Series SERCOS Fiber Optic Transmitters and Receivers

MC74AC138, MC74ACT of-8 Decoder/Demultiplexer

CAN Bus Transceivers Operate from 3.3V or 5V and Withstand ±60V Faults

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

28V, 2A Buck Constant Current Switching Regulator for White LED

MC14008B. 4-Bit Full Adder

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

Description. Features. Applications

IEC ESD Immunity and Transient Current Capability for the SP72X Series Protection Arrays

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011

DM74121 One-Shot with Clear and Complementary Outputs

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

Features. Applications

STF THRU STF203-33

Low-Voltage, Single-Supply 232-Standard Interface Solutions

DM74LS00 Quad 2-Input NAND Gate

Features INVERTING. 0.6mA NONINVERTING INVERTING. 0.6mA NONINVERTING

MASW TB. GaAs SPST Switch, Absorptive, Single Supply, DC-4.0 GHz. Features. Pin Configuration 1,2,3,4. Description. Ordering Information

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

74AC191 Up/Down Counter with Preset and Ripple Clock

AAT4280 Slew Rate Controlled Load Switch

74AC138 74ACT138 1-of-8 Decoder/Demultiplexer

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

CLASS-D VERTICAL DEFLECTION AMPLIFIER FOR TV AND MONITOR APPLICATION OUT CFLY + CFLY - BOOT VREG FEEDCAP FREQ. July /8

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

Data Sheet. ACPL-077L Low Power 3.3 V / 5 V High Speed CMOS Optocoupler Design for System Level Reliability. Description. Features. Functional Diagram

High Speed, Low Power Monolithic Op Amp AD847

AS A Low Dropout Voltage Regulator Adjustable & Fixed Output, Fast Response

PS323. Precision, Single-Supply SPST Analog Switch. Features. Description. Block Diagram, Pin Configuration, and Truth Table. Applications PS323 PS323

CD4013BC Dual D-Type Flip-Flop

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

Transcription:

ICL, ICL, ICL, ICL, ICL, ICL Data Sheet FN80. One icroamp Supply-Current, V to.v, 0kbps, RS- Transmitters/Receivers The Intersil ICLXX devices are.0v to.v powered RS- transmitters/receivers which meet ElA/TIA- and V.8/V. specifications, even at =.0V. Targeted applications are PDAs, Palmtops, and notebook and laptop computers where the low operational, and even lower standby, power consumption is critical. Efficient on-chip charge pumps, coupled with manual and automatic powerdown functions (except for the ICL), reduce the standby supply current to a µa trickle. Small footprint packaging, and the use of small, low value capacitors ensure board space savings as well. Data rates greater than 0kbps are guaranteed at worst case load conditions. This family is fully compatible with.v only systems, mixed.v and.0v systems, and.0v only systems. The ICLX are -driver, -receiver devices that provide a complete serial port suitable for laptop or notebook computers. Both devices also include noninverting alwaysactive receivers for wake-up capability. The ICL, ICL and ICL, feature an automatic powerdown function which powers down the on-chip power-supply and driver circuits. This occurs when an attached peripheral device is shut off or the RS- cable is removed, conserving system power automatically without changes to the hardware or operating system. These devices power up again when a valid RS- voltage is applied to any receiver input. Table summarizes the features of the devices represented by this data sheet, while Application Note AN98 summarizes the features of each device comprising the ICLXX V family. Features Pb-Free Plus Anneal Available as an Option (RoHS Compliant) (See Ordering Info) kv ESD Protected (Human Body odel) Drop in Replacements for AX, AX, AX, AX, AX, AX, SP ICL is Low Power, Pin Compatible Upgrade for V AX ICL is Low Power, Pin Compatible Upgrade for V AX, and SPA ICL is Low Power Upgrade for HIN/ICL and Pin Compatible Competitor Devices RS- Compatible with =.7V eets EIA/TIA- and V.8/V. Specifications at V Latch-Up Free On-Chip Voltage Converters Require Only Four External Capacitors anual and Automatic Powerdown Features (Except ICL) Guaranteed ouse Driveability (ICLX Only) Receiver Hysteresis For Improved Noise Immunity Guaranteed inimum Data Rate............. 0kbps Guaranteed inimum Slew Rate............... V/µs Wide Power Supply Range....... Single V to.v Low Supply Current in Powerdown State...........µA Applications Any System Requiring RS- Communication Ports - Battery Powered, Hand-Held, and Portable Equipment - Laptop Computers, Notebooks, Palmtops - odems, Printers and other Peripherals - Digital Cameras - Cellular/obile Phones TABLE. SUARY OF FEATURES PART NUBER NO. OF Tx. NO. OF Rx. NO. OF ONITOR Rx. (R OUTB ) DATA RATE (kbps) Rx. ENABLE FUNCTION? READY OUTPUT? ANUAL POWER- DOWN? AUTOATIC POWERDOWN FUNCTION? ICL 0 0 Yes No Yes Yes ICL 0 0 Yes No Yes No ICL 0 0 Yes No Yes Yes ICL 0 0 No No No No ICL 0 Yes No Yes No ICL 0 No No Yes Yes CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. -888-INTERSIL or -888-8-77 Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 999-00. All Rights Reserved All other trademarks mentioned are the property of their respective owners.

Ordering Information Ordering Information (Continued) (NOTE ) PART NO. TEP. RANGE ( C) PACKAGE PKG. DWG. # (NOTE ) PART NO. TEP. RANGE ( C) PACKAGE PKG. DWG. # ICLCA 0 to 70 Ld SSOP.09 ICLCAZ 0 to 70 Ld SSOP.09 ICLCV 0 to 70 Ld TSSOP.7 ICLCVZ 0 to 70 Ld TSSOP.7 ICLIA -0 to 8 Ld SSOP.09 ICLIAZ -0 to 8 Ld SSOP.09 ICLCA 0 to 70 0 Ld SSOP 0.09 ICLCAZ 0 to 70 0 Ld SSOP 0.09 ICLCB 0 to 70 8 Ld SOIC 8. ICLCBZ 0 to 70 8 Ld SOIC 8. ICLCP 0 to 70 8 Ld PDIP E8. ICLCV 0 to 70 0 Ld TSSOP 0.7 ICLCP 0 to 70 Ld PDIP E. ICLCV 0 to 70 Ld TSSOP.7 ICLCVZ 0 to 70 Ld TSSOP.7 ICLIA -0 to 8 Ld SSOP.09 ICLIAZ -0 to 8 Ld SSOP.09 ICLIB -0 to 8 Ld SOIC. ICLIBZ -0 to 8 Ld SOIC. ICLIBN -0 to 8 Ld SOIC (N). ICLIBNZ -0 to 8 Ld SOIC (N). ICLIV -0 to 8 Ld TSSOP.7 ICLIVZ -0 to 8 Ld TSSOP.7 ICLCA 0 to 70 8 Ld SSOP 8.09 ICLCVZ 0 to 70 0 Ld TSSOP 0.7 ICLCAZ 0 to 70 8 Ld SSOP 8.09 ICLIA -0 to 8 0 Ld SSOP 0.09 ICLIB -0 to 8 8 Ld SOIC 8. ICLIV -0 to 8 0 Ld TSSOP 0.7 ICLCA 0 to 70 0 Ld SSOP 0.09 ICLCAZ 0 to 70 0 Ld SSOP 0.09 ICLCP 0 to 70 0 Ld PDIP E0. ICLCV 0 to 70 0 Ld TSSOP 0.7 ICLIA -0 to 8 0 Ld SSOP 0.09 ICLIAZ -0 to 8 0 Ld SSOP 0.09 ICLIV -0 to 8 0 Ld TSSOP 0.7 ICLIVZ -0 to 8 0 Ld TSSOP 0.7 ICLCA 0 to 70 Ld SSOP.09 ICLCAZ 0 to 70 Ld SSOP.09 ICLCB 0 to 70 Ld SOIC. ICLCBZ 0 to 70 Ld SOIC. ICLCB 0 to 70 8 Ld SOIC 8. ICLCV 0 to 70 8 Ld TSSOP 8.7 ICLIA -0 to 8 8 Ld SSOP 8.09 ICLIAZ -0 to 8 8 Ld SSOP 8.09 ICLIB -0 to 8 8 Ld SOIC 8. ICLIV -0 to 8 8 Ld TSSOP 8.7 ICLCA 0 to 70 8 Ld SSOP 8.09 ICLCB 0 to 70 8 Ld SOIC 8. ICLCV 0 to 70 8 Ld TSSOP 8.7 ICLIA -0 to 8 8 Ld SSOP 8.09 NOTES:. ost surface mount devices are available on tape and reel; add -T to suffix.. Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 0% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are SL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-00. ICLCBN 0 to 70 Ld SOIC (N). ICLCBNZ 0 to 70 Ld SOIC (N). FN80.

Pinouts ICL (SSOP, TSSOP) TOP VIEW ICL (PDIP, SOIC) TOP VIEW 7 8 9 FORCEOFF FORCEON T IN INVALID R OUT EN C V C- C C- R IN EN C V C- C C- T OUT R IN 7 8 9 8 7 SHDN R IN R OUT T IN T IN R OUT ICL (SSOP, TSSOP) TOP VIEW ICL (PDIP, SSOP, TSSOP) TOP VIEW EN 0 SHDN EN 0 FORCEOFF C 9 C 9 V 8 V 8 C- 7 C- 7 C R IN C R IN C- R OUT C- R OUT 7 NC 7 FORCEON T OUT 8 T IN T OUT 8 T IN R IN 9 T IN R IN 9 T IN R OUT NC R OUT INVALID ICL (PDIP, SOIC, SSOP, TSSOP) TOP VIEW ICL (SOIC, SSOP, TSSOP) TOP VIEW 7 8 9 R IN R OUT T IN T IN R OUT 7 8 9 8 7 0 C V C- C C- T OUT R IN C C- R IN R IN R IN R IN R IN C V C- EN SHDN R OUTB R OUTB T OUT 9 R OUT T OUT 8 R OUT T IN 7 R OUT T IN R OUT T IN R OUT FN80.

Pinouts (Continued) ICL (SOIC, SSOP, TSSOP) TOP VIEW C 8 C C- 7 V R IN R IN C- R IN FORCEON R IN 7 FORCEOFF R IN 8 INVALID 9 0 R OUTB T OUT 9 R OUT T OUT 8 R OUT T IN 7 R OUT T IN R OUT T IN R OUT Pin Descriptions PIN FUNCTION System power supply input (.0V to.v). V Internally generated positive transmitter supply (.V). Internally generated negative transmitter supply (-.V). Ground connection. C External capacitor (voltage doubler) is connected to this lead. C- External capacitor (voltage doubler) is connected to this lead. C External capacitor (voltage inverter) is connected to this lead. C- External capacitor (voltage inverter) is connected to this lead. T IN T OUT R IN R OUT R OUTB INVALID EN SHDN TTL/COS compatible transmitter Inputs. RS- level (nominally ±.V) transmitter outputs. RS- compatible receiver inputs. TTL/COS level receiver outputs. TTL/COS level, noninverting, always enabled receiver outputs. Active low output that indicates if no valid RS- levels are present on any receiver input. Active low receiver enable control; doesn t disable R OUTB outputs. Active low input to shut down transmitters and on-board power supply, to place device in low power mode. FORCEOFF Active low to shut down transmitters and on-chip power supply. This overrides any automatic circuitry and FORCEON (See Table ). FORCEON Active high input to override automatic powerdown circuitry thereby keeping transmitters active. (FORCEOFF must be high). FN80.

Typical Operating Circuits ICL ICL C (OPTIONAL CONNECTION, NOTE) C (OPTIONAL CONNECTION, NOTE) TTL/COS LOGIC LEVELS.V C C C V T TIN R OUT 9 EN R FORCEON kω FORCEOFF INVALID 7 8 NOTE: The negative terminal of C can be connected to either or C C R IN RS- LEVELS TO POWER CONTROL LOGIC TTL/COS LOGIC LEVELS.V C C T IN T IN R OUT R OUT C- C C- C C- C C- EN 7 R R T T V kω kω SHDN 8 9 8 7 C C T OUT R IN R IN RS- LEVELS NOTE: The negative terminal of C can be connected to either or ICL ICL TTL/COS LOGIC LEVELS.V C C T IN T IN R OUT R OUT EN 9 V T T R kω R kω FORCEOFF 7 7 8 9 0 C C T OUT R IN R IN RS- LEVELS TTL/COS LOGIC LEVELS.V C C T IN T IN R OUT R OUT 9 C C C- C C- C- C C- C (OPTIONAL CONNECTION, NOTE) R R T T V kω kω 7 8 C C T OUT R IN R IN RS- LEVELS FORCEON INVALID 8 TO POWER CONTROL LOGIC NOTE: The negative terminal of C can be connected to either or FN80.

Typical Operating Circuits (Continued) ICL ICL.V C C T IN T V 7 9 C C.V C C T IN 8 C C- C C- 8 C C- C C- T V 7 9 C C T IN T IN T T T OUT T OUT RS- LEVELS T IN T IN T T T OUT T OUT RS- LEVELS TTL/COS LOGIC LEVELS R OUTB 0 R OUTB 9 R OUT 8 R OUT R R kω kω R IN R IN TTL/COS LOGIC LEVELS R OUTB R OUT R OUT 0 9 8 R R kω kω R IN R IN R OUT R OUT R OUT 7 EN SHDN R R R kω kω kω 7 8 R IN R IN R IN RS- LEVELS TO POWER CONTROL LOGIC R OUT R OUT R OUT 7 R R R FORCEON FORCEOFF INVALID kω kω kω 7 8 R IN R IN R IN RS- LEVELS FN80.

Absolute aximum Ratings to Ground................................ -0.V to V V to Ground................................. -0.V to 7V to Ground................................. 0.V to -7V V to........................................... V Input Voltages T IN, FORCEOFF, FORCEON, EN, SHDN......... -0.V to V R IN............................................ ±V Output Voltages T OUT......................................... ±.V R OUT, INVALID........................ -0.V to 0.V Short Circuit Duration T OUT..................................... Continuous ESD Rating......................... See Specification Table Operating Conditions Temperature Range ICLXXCX................................ 0 C to 70 C ICLXXIX................................-0 C to 8 C Thermal Information Thermal Resistance (Typical, Note ) θ JA ( C/W) Ld PDIP Package........................ 90 8 Ld PDIP Package........................ 80 0 Ld PDIP Package........................ 77 Ld Wide SOIC Package................... 0 Ld Narrow SOIC Package.................. 8 Ld SOIC Package........................ 7 8 Ld SOIC Package........................ 7 Ld SSOP Package....................... 0 Ld SSOP Package....................... Ld TSSOP Package...................... 0 Ld TSSOP Package...................... 0 8 Ld SSOP and TSSOP Packages............ 0 aximum Junction Temperature (Plastic Package)....... C aximum Storage Temperature Range........... - C to C aximum Lead Temperature (Soldering s)............ 00 C (SOIC, SSOP, TSSOP - Lead Tips Only) CAUTION: Stresses above those listed in Absolute aximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE:. θ JA is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB79 for details. Electrical Specifications Test Conditions: VCC = V to.v, C - C = ; Unless Otherwise Specified. Typicals are at TA = C PARAETER DC CHARACTERISTICS Supply Current, Automatic Powerdown TEST CONDITIONS All R IN Open, FORCEON =, FORCEOFF = (ICL, ICL, ICL Only) TEP ( C) IN TYP AX UNITS -.0 µa Supply Current, Powerdown FORCEOFF = SHDN = (Except ICL) -.0 µa Supply Current, Automatic Powerdown Disabled All Outputs Unloaded, FORCEON = FORCEOFF = SHDN = VCC =.V, ICL- - 0..0 ma VCC =.0V, ICL- - 0..0 ma LOGIC AND TRANSITTER INPUTS AND RECEIVER OUTPUTS Input Logic Threshold Low T IN, FORCEON, FORCEOFF, EN, SHDN Full - - 0.8 V Input Logic Threshold High T IN, FORCEON, FORCEOFF, EN, SHDN =.V Full.0 - - V =.0V Full. - - V Input Leakage Current T IN, FORCEON, FORCEOFF, EN, SHDN Full - ±0.0 ±.0 µa Output Leakage Current (Except ICL) FORCEOFF = or EN= Full - ±0.0 ± µa Output Voltage Low I OUT =.ma Full - - 0. V Output Voltage High I OUT = -.0mA Full -0. -0. - V AUTOATIC POWERDOWN (ICL, ICL, ICL Only, FORCEON =, FORCEOFF = VCC) Receiver Input Thresholds to Enable Transmitters Receiver Input Thresholds to Disable Transmitters ICLXX Powers Up (See Figure ) Full -.7 -.7 V ICLXX Powers Down (See Figure ) Full -0. - 0. V INVALID Output Voltage Low I OUT =.ma Full - - 0. V INVALID Output Voltage High I OUT = -.0mA Full -0. - - V Receiver Threshold to Transmitters Enabled Delay (t WU ) - 0 - µs 7 FN80.

Electrical Specifications Test Conditions: VCC = V to.v, C - C = ; Unless Otherwise Specified. Typicals are at TA = C (Continued) PARAETER Receiver Positive or Negative Threshold to INVALID High Delay (t INVH ) Receiver Positive or Negative Threshold to INVALID Low Delay (t INVL ) - - µs - 0 - µs RECEIVER INPUTS Input Voltage Range Full - - V Input Threshold Low =.V 0.. - V =.0V 0.8. - V Input Threshold High =.V -.. V =.0V -.8. V Input Hysteresis - 0. - V Input Resistance 7 kω TRANSITTER OUTPUTS Output Voltage Swing All Transmitter Outputs Loaded with kω to Ground Full ±.0 ±. - V Output Resistance = V = = 0V, Transmitter Output = ±V Full 00 - Ω Output Short-Circuit Current Full - ± ±0 ma Output Leakage Current V OUT = ±V, = 0V or V to.v Automatic Powerdown or FORCEOFF = SHDN = Full - - ± µa OUSE DRIVEABILITY (ICLX Only) Transmitter Output Voltage (See Figure 9) TEST CONDITIONS T IN =T IN =, T IN =, T OUT Loaded with kω to, and T OUT Loaded with.ma Each TEP ( C) IN TYP AX UNITS Full ± - - V TIING CHARACTERISTICS aximum Data Rate R L =kω, C L = 00pF, One Transmitter Switching Full 0 00 - kbps Receiver Propagation Delay Receiver Input to Receiver t PHL - 0. - µs Output, C L = pf t PLH - 0. - µs Receiver Output Enable Time Normal Operation (Except ICL) - 00 - ns Receiver Output Disable Time Normal Operation (Except ICL) - 00 - ns Transmitter Skew t PHL - t PLH Full - 00 00 ns Receiver Skew t PHL - t PLH Full - 0 00 ns Transition Region Slew Rate =.V, C L = 00pF to 00pF 8.0 0 V/µs R L =kω to 7kΩ, easured From V to -V or -V to V C L = 00pF to 00pF - 0 V/µs ESD PERFORANCE RS- Pins (T OUT, R IN ) Human Body odel ICL - ICL - ± - kv IEC00-- Contact Discharge ICL - ICL - ±8 - kv IEC00-- Air Gap Discharge ICL - ICL - ±8 - kv ICL - ICL - ± - kv All Other Pins Human Body odel ICL - ICL - ± - kv 8 FN80.

Detailed Description ICLXX interface ICs operate from a single V to.v supply, guarantee a 0kbps minimum data rate, require only four small external capacitors, feature low power consumption, and meet all ElA RS-C and V.8 specifications. The circuit is divided into three sections: charge pump, transmitters and receivers. Charge-Pump Intersil s new ICLXX family utilizes regulated on-chip dual charge pumps as voltage doublers, and voltage inverters to generate ±.V transmitter supplies from a supply as low as.0v. This allows these devices to maintain RS- compliant output levels over the ±% tolerance range of.v powered systems. The efficient on-chip power supplies require only four small, external capacitors for the voltage doubler and inverter functions at =.V. See the Capacitor Selection section, and Table for capacitor recommendations for other operating conditions. The charge pumps operate discontinuously (i.e., they turn off as soon as the V and supplies are pumped up to the nominal values), resulting in significant power savings. Transmitters The transmitters are proprietary, low dropout, inverting drivers that translate TTL/COS inputs to EIA/TIA- output levels. Coupled with the on-chip ±.V supplies, these transmitters deliver true RS- levels over a wide range of single supply system voltages. Except for the ICL, all transmitter outputs disable and assume a high impedance state when the device enters the powerdown mode (See Table ). These outputs may be driven to ±V when disabled. All devices guarantee a 0kbps data rate for full load conditions (kω and 00pF),.0V, with one transmitter operating at full speed. Under more typical conditions of.v, R L =kω, and C L = 0pF, one transmitter easily operates at 900kbps. Transmitter inputs float if left unconnected, and may cause I CC increases. Connect unused inputs to for the best performance. Receivers All the ICLXX devices contain standard inverting receivers that three-state (except for the ICL) via the EN or FORCEOFF control lines. Additionally, the two ICLX products include noninverting (monitor) receivers (denoted by the R OUTB label) that are always active, regardless of the state of any control lines. All the receivers convert RS- signals to COS output levels and accept inputs up to ±V while presenting the required kω to 7kΩ input impedance (See Figure ) even if the power is off ( = 0V). The receivers Schmitt trigger input stage uses hysteresis to increase noise immunity and decrease errors due to slow input signal transitions. The ICL/// inverting receivers disable only when EN is driven high. ICL receivers disable during forced (manual) powerdown, but not during automatic powerdown (See Table ). ICLX monitor receivers remain active even during manual powerdown and forced receiver disable, making them extremely useful for Ring Indicator monitoring. Standard receivers driving powered down peripherals must be disabled to prevent current flow through the peripheral s protection diodes (See Figures and ). This renders them useless for wake up functions, but the corresponding monitor receiver can be dedicated to this task as shown in Figure. R XIN -V V RIN V kω Low Power Operation R XOUT V ROUT FIGURE. INVERTING RECEIVER CONNECTIONS These V devices require a nominal supply current of 0.mA, even at =.V, during normal operation (not in powerdown mode). This is considerably less than the ma to ma current required by comparable V RS- devices, allowing users to reduce system power simply by switching to this new family. Pin Compatible Replacements For V Devices The ICL// are pin compatible with existing V RS- transceivers - see the Features section on the front page for details. This pin compatibility coupled with the low Icc and wide operating supply range, make the ICLXX potential lower power, higher performance drop-in replacements for existing V applications. As long as the ±V RS- output swings are acceptable, and transmitter input pull-up resistors aren t required, the ICLXX should work in most V applications. When replacing a device in an existing V application, it is acceptable to terminate C to as shown on the Typical Operating Circuit. Nevertheless, terminate C to if possible, as slightly better performance results from this configuration. Powerdown Functionality (Except ICL) The already low current requirement drops significantly when the device enters powerdown mode. In powerdown, supply current drops to µa, because the on-chip charge pump turns off (V collapses to, collapses to ), and the transmitter outputs three-state. Inverting receiver outputs may or may not disable in powerdown; refer to Table for details. This micro-power mode makes these devices ideal for battery powered and portable applications. 9 FN80.

Software Controlled (anual) Powerdown ost devices in the ICLXX family provide pins that allow the user to force the IC into the low power, standby state. On the ICL and ICL, the powerdown control is via a simple shutdown (SHDN) pin. Driving this pin high enables normal operation, while driving it low forces the IC into its powerdown state. Connect SHDN to if the powerdown function isn t needed. Note that all the receiver outputs remain enabled during shutdown (See Table ). For the lowest power consumption during powerdown, the receivers should also be disabled by driving the EN input high (See next section, and Figures and ). The ICL, ICL, and ICL utilize a two pin approach where the FORCEON and FORCEOFF inputs determine the IC s mode. For always enabled operation, FORCEON and FORCEOFF are both strapped high. To switch between active and powerdown modes, under logic or software control, only the FORCEOFF input need be driven. The FORCEON state isn t critical, as FORCEOFF dominates over FORCEON. Nevertheless, if strictly manual control over powerdown is desired, the user must strap FORCEON high to disable the automatic powerdown circuitry. ICL inverting (standard) receiver outputs also disable when the device is in manual powerdown, thereby eliminating the possible current path through a shutdown peripheral s input protection diode (See Figures and ). TABLE. POWERDOWN AND ENABLE LOGIC TRUTH TABLE RS- SIGNAL PRESENT AT RECEIVER INPUT? FORCEOFF OR SHDN INPUT FORCEON INPUT EN INPUT TRANSITTER OUTPUTS RECEIVER OUTPUTS (NOTE ) R OUTB OUTPUTS INVALID OUTPUT ODE OF OPERATION ICL, ICL N.A. L N.A. L High-Z Active Active N.A. anual Powerdown N.A. L N.A. H High-Z High-Z Active N.A. anual Powerdown w/rcvr. Disabled N.A. H N.A. L Active Active Active N.A. Normal Operation N.A. H N.A. H Active High-Z Active N.A. Normal Operation w/rcvr. Disabled ICL, ICL No H H L Active Active N.A. L Normal Operation No H H H Active High-Z N.A. L (Auto Powerdown Disabled) Yes H L L Active Active N.A. H Normal Operation Yes H L H Active High-Z N.A. H (Auto Powerdown Enabled) ICL No H L L High-Z Active N.A. L Powerdown Due to Auto Powerdown No H L H High-Z High-Z N.A. L Logic Yes L X L High-Z Active N.A. H anual Powerdown Yes L X H High-Z High-Z N.A. H anual Powerdown w/rcvr. Disabled No L X L High-Z Active N.A. L anual Powerdown No L X H High-Z High-Z N.A. L anual Powerdown w/rcvr. Disabled No H H N.A. Active Active Active L Normal Operation (Auto Powerdown Disabled) Yes H L N.A. Active Active Active H Normal Operation (Auto Powerdown Enabled) No H L N.A. High-Z Active Active L Powerdown Due to Auto Powerdown Logic Yes L X N.A. High-Z High-Z Active H anual Powerdown No L X N.A. High-Z High-Z Active L anual Powerdown NOTE:. Applies only to the ICL and ICL. FN80.

The INVALID output always indicates whether or not a valid RS- signal is present at any of the receiver inputs (See Table ), giving the user an easy way to determine when the interface block should power down. In the case of a disconnected interface cable where all the receiver inputs are floating (but pulled to by the internal receiver pull down resistors), the INVALID logic detects the invalid levels and drives the output low. The power management logic then uses this indicator to power down the interface block. Reconnecting the cable restores valid levels at the receiver inputs, INVALID switches high, and the power management logic wakes up the interface block. INVALID can also be used to indicate the DTR or RING INDICATOR signal, as long as the other receiver inputs are floating, or driven to (as in the case of a powered down driver). Connecting FORCEOFF and FORCEON together disables the automatic powerdown feature, enabling them to function as a manual SHUTDOWN input (See Figure ). POWERED DOWN UART Rx Tx V OUT = SHDN = CURRENT FLOW OLD RS- CHIP PWR GT LOGIC CPU FIGURE. CONNECTIONS FOR ANUAL POWERDOWN WHEN NO VALID RECEIVER SIGNALS ARE PRESENT With any of the above control schemes, the time required to exit powerdown, and resume transmission is only 0µs. A mouse, or other application, may need more time to wake up from shutdown. If automatic powerdown is being utilized, the RS- device will reenter powerdown if valid receiver levels aren t reestablished within 0µs of the ICLXX powering up. Figure illustrates a circuit that keeps the ICLXX from initiating automatic powerdown for 0ms after powering up. This gives the slow-to-wake peripheral circuit time to reestablish valid RS- output levels. POWER ANAGEENT UNIT I/O UART FORCEOFF FORCEON INVALID ICL// ASTER POWERDOWN LINE Ω FIGURE. POWER DRAIN THROUGH POWERED DOWN PERIPHERAL FORCEOFF FORCEON TO WAKE-UP LOGIC POWERED DOWN UART R X T X TRANSITION DETECTOR R OUTB V OUT = HI-Z R OUT T IN FORCEOFF = OR SHDN =, EN = ICLX R IN FIGURE. DISABLED RECEIVERS PREVENT POWER DRAIN ICL// FIGURE. CIRCUIT TO PREVENT AUTO POWERDOWN FOR 0ms AFTER FORCED POWERUP Automatic Powerdown (ICL// Only) Even greater power savings is available by using the devices which feature an automatic powerdown function. When no valid RS- voltages (See Figure ) are sensed on any receiver input for 0µs, the charge pump and transmitters powerdown, thereby reducing supply current to µa. Invalid receiver levels occur whenever the driving peripheral s outputs are shut off (powered down) or when the RS- interface cable is disconnected. The ICLXX powers back up whenever it detects a valid RS- voltage level on any receiver input. This automatic powerdown feature provides additional system power savings without changes to the existing operating system. FN80.

.7V 0.V -0.V -.7V FIGURE. DEFINITION OF VALID RS- RECEIVER LEVELS Automatic powerdown operates when the FORCEON input is low, and the FORCEOFF input is high. Tying FORCEON high disables automatic powerdown, but manual powerdown is always available via the overriding FORCEOFF input. Table summarizes the automatic powerdown functionality. Devices with the automatic powerdown feature include an INVALID output signal, which switches low to indicate that invalid levels have persisted on all of the receiver inputs for more than 0µs (See Figure 7). INVALID switches high µs after detecting a valid RS- level on a receiver input. INVALID operates in all modes (forced or automatic powerdown, or forced on), so it is also useful for systems employing manual powerdown circuitry. When automatic powerdown is utilized, INVALID = 0 indicates that the ICLXX is in powerdown mode. RECEIVER INPUTS TRANSITTER OUTPUTS INVALID OUTPUT VALID RS- LEVEL - ICLXX IS ACTIVE INDETERINATE - POWERDOWN AY OR AY NOT OCCUR INVALID LEVEL - POWERDOWN OCCURS AFTER 0ms INDETERINATE - POWERDOWN AY OR AY NOT OCCUR VALID RS- LEVEL - ICLXX IS ACTIVE 0 V 0 t INVL AUTOPWDN t INVH FIGURE 7. AUTOATIC POWERDOWN AND INVALID TIING DIAGRAS INVALID } REGION PWR UP The time to recover from automatic powerdown mode is typically 0µs. Receiver ENABLE Control (ICL/// Only) Several devices also feature an EN input to control the receiver outputs. Driving EN high disables all the inverting (standard) receiver outputs placing them in a high impedance state. This is useful to eliminate supply current, due to a receiver output forward biasing the protection diode, when driving the input of a powered down ( = ) peripheral (See Figure ). The enable input has no effect on transmitter nor monitor (R OUTB ) outputs. Capacitor Selection The charge pumps require capacitors for.v operation. For other supply voltages refer to Table for capacitor values. Do not use values smaller than those listed in Table. Increasing the capacitor values (by a factor of ) reduces ripple on the transmitter outputs and slightly reduces power consumption. C, C, and C can be increased without increasing C s value, however, do not increase C without also increasing C, C, and C to maintain the proper ratios (C to the other capacitors). When using minimum required capacitor values, make sure that capacitor values do not degrade excessively with temperature. If in doubt, use capacitors with a larger nominal value. The capacitor s equivalent series resistance (ESR) usually rises at low temperatures and it influences the amount of ripple on V and. TABLE. REQUIRED CAPACITOR VALUES (V) C (µf) Power Supply Decoupling In most circumstances a bypass capacitor is adequate. In applications that are particularly sensitive to power supply noise, decouple to ground with a capacitor of the same value as the charge-pump capacitor C. Connect the bypass capacitor as close as possible to the IC. Operation Down to.7v ICLXX transmitter outputs meet RS- levels (±.7V), at full data rate, with as low as.7v. RS- levels typically ensure interoperability with RS- devices. Transmitter Outputs when Exiting Powerdown C, C, C (µf).0 to. 0. 0.. to. 0.07 0..0 to. 0. 0.7 Figure 8 shows the response of two transmitter outputs when exiting powerdown mode. As they activate, the two transmitter outputs properly go to opposite RS- levels, with no glitching, ringing, nor undesirable transients. Each transmitter is loaded with kω in parallel with 00pF. Note that the transmitters enable only when the magnitude of the supplies exceed approximately V. FN80.

V/DIV FORCEOFF T for a single transmitter driving 00pF and an RS- load at 0kbps. The static transmitters were also loaded with an RS- receiver. V/DIV =.V C - C = ouse Driveability TIE (0µs/DIV) FIGURE 8. TRANSITTER OUTPUTS WHEN EXITING POWERDOWN The ICLX have been specifically designed to power a serial mouse while operating from low voltage supplies. Figure 9 shows the transmitter output voltages under increasing load current. The on-chip switching regulator ensures the transmitters will supply at least ±V during worst case conditions (ma for paralleled V transmitters, 7.mA for single transmitter). The Automatic Powerdown feature does not work with a mouse, so FORCEOFF and FORCEON should be connected to. T V C CC V C C C- ICLXX C C C C- T IN T OUT R OUT R IN 00pF EN K SHDN OR FORCEOFF FIGURE. TRANSITTER LOOPBACK TEST CIRCUIT V/DIV T IN TRANSITTER OUTPUT VOLTAGE (V) V OUT =.0V T 0 V OUT - T - ICL/ - - T V OUT - V OUT - - - 0 7 8 9 LOAD CURRENT PER TRANSITTER (ma) FIGURE 9. TRANSITTER OUTPUT VOLTAGE vs LOAD CURRENT (PER TRANSITTER, i.e., DOUBLE CURRENT AXIS FOR TOTAL V OUT CURRENT) High Data Rates The ICLXX maintain the RS- ±V minimum transmitter output voltages even at high data rates. Figure details a transmitter loopback test circuit, and Figure illustrates the loopback test result at 0kbps. For this test, all transmitters were simultaneously driving RS- loads in parallel with 00pF, at 0kbps. Figure shows the loopback results R OUT V/DIV. T IN R OUT =.V C - C = µs/div FIGURE. LOOPBACK TEST AT 0kbps =.V C - C = µs/div. FIGURE. LOOPBACK TEST AT 0kbps FN80.

Interconnection with V and V Logic The ICLXX directly interface with V COS and TTL logic families. Nevertheless, with the ICLXX at.v, and the logic supply at V, AC, HC, and CD000 outputs can drive ICLXX inputs, but ICLXX outputs do not reach the minimum V IH for these logic families. See Table for more information. TABLE. LOGIC FAILY COPATIBILITY WITH VARIOUS SUPPLY VOLTAGES SYSTE POWER-SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) COPATIBILITY.. Compatible with all COS families. Compatible with all TTL and COS logic families.. Compatible with ACT and HCT COS, and with TTL. ICLXX outputs are incompatible with AC, HC, and CD000 COS inputs. Typical Performance Curves VCC =.V, TA = C TRANSITTER OUTPUT VOLTAGE (V) 0 - - V OUT TRANSITTER AT 0kbps OR TRANSITTERS AT 0kbps V OUT - SLEW RATE (V/µs) 0 SLEW -SLEW - 0 00 000 000 000 000 0 00 000 000 000 000 LOAD CAPACITANCE (pf) LOAD CAPACITANCE (pf) FIGURE. TRANSITTER OUTPUT VOLTAGE vs LOAD CAPACITANCE FIGURE. SLEW RATE vs LOAD CAPACITANCE SUPPLY CURRENT (ma) 0 0 0 ICL 0kbps 0kbps 0kbps SUPPLY CURRENT (ma) 0 0 0 ICL - ICL 0kbps 0kbps 0kbps 0 0 00 000 000 000 000 LOAD CAPACITANCE (pf) FIGURE. SUPPLY CURRENT vs LOAD CAPACITANCE WHEN TRANSITTING DATA 0 0 00 000 000 000 000 LOAD CAPACITANCE (pf) FIGURE. SUPPLY CURRENT vs LOAD CAPACITANCE WHEN TRANSITTING DATA FN80.

Typical Performance Curves VCC =.V, TA = C (Continued) SUPPLY CURRENT (ma) ICLX 0kbps 0 0 0kbps 0 0kbps 0 0 00 000 000 000 000 LOAD CAPACITANCE (pf) SUPPLY CURRENT (ma)..0..0..0 0. ICLX ICL - ICL 0..0..0..0..0 SUPPLY VOLTAGE (V) NO LOAD ALL OUTPUTS STATIC ICLX FIGURE 7. SUPPLY CURRENT vs LOAD CAPACITANCE WHEN TRANSITTING DATA FIGURE 8. SUPPLY CURRENT vs SUPPLY VOLTAGE Die Characteristics SUBSTRATE POTENTIAL (POWERED UP): TRANSISTOR COUNT: ICL: 8 ICL: 8 ICL: 7 ICL: 9 ICLX: PROCESS: Si Gate COS FN80.

Dual-In-Line Plastic Packages (PDIP) INDEX AREA N N/ -B- -A- D E BASE PLANE A -C- A SEATING PLANE L C L D A e D A B e e C C B e B 0.0 (0.) C A B S NOTES:. Controlling Dimensions: INCH. In case of conflict between English and etric dimensions, the inch dimensions control.. Dimensioning and tolerancing per ANSI Y.-98.. Symbols are defined in the O Series Symbol List in Section. of Publication No. 9.. Dimensions A, A and L are measured with the package seated in JE- DEC seating plane gauge GS-.. D, D, and E dimensions do not include mold flash or protrusions. old flash or protrusions shall not exceed 0.0 inch (0.mm).. E and e A are measured with the leads constrained to be perpendicular to datum -C-. 7. e B and e C are measured at the lead tips with the leads unconstrained. e C must be zero or greater. 8. B maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.0 inch (0.mm). 9. N is the maximum number of terminal positions.. Corner leads (, N, N/ and N/ ) for E8., E., E8., E8., E. will have a B dimension of 0.00-0.0 inch (0.7 -.mm). E E. (JEDEC S-00-BB ISSUE D) LEAD DUAL-IN-LINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0. -. A 0.0-0.9 - A 0. 0.9.9.9 - B 0.0 0.0 0. 0.8 - B 0.0 0.070..77 8, C 0.008 0.0 0.0 0. - D 0.7 0.77 8. 9.8 D 0.00-0. - E 0.00 0. 7. 8. E 0.0 0.80. 7. e 0.0 BSC. BSC - e A 0.00 BSC 7. BSC e B - 0.0 -.9 7 L 0. 0..9.8 N 9 Rev. 0 /9 FN80.

Dual-In-Line Plastic Packages (PDIP) INDEX AREA BASE PLANE SEATING PLANE D B -C- -A- N N/ B D e D E NOTES:. Controlling Dimensions: INCH. In case of conflict between English and etric dimensions, the inch dimensions control.. Dimensioning and tolerancing per ANSI Y.-98.. Symbols are defined in the O Series Symbol List in Section. of Publication No. 9.. Dimensions A, A and L are measured with the package seated in JEDEC seating plane gauge GS-.. D, D, and E dimensions do not include mold flash or protrusions. old flash or protrusions shall not exceed 0.0 inch (0.mm).. E and e A are measured with the leads constrained to be perpendicular to datum -C-. 7. e B and e C are measured at the lead tips with the leads unconstrained. e C must be zero or greater. 8. B maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.0 inch (0.mm). 9. N is the maximum number of terminal positions.. Corner leads (, N, N/ and N/ ) for E8., E., E8., E8. may have a B dimension of 0.00-0.0 inch (0.7 -.mm). -B- A 0.0 (0.) C A A L B S A e C E C L e A C e B E8. (JEDEC S-00-BC ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0. -. A 0.0-0.9 - A 0. 0.9.9.9 - B 0.0 0.0 0. 0.8 - B 0.0 0.070..77 8, C 0.008 0.0 0.0 0. - D 0.8 0.880.7. D 0.00-0. - E 0.00 0. 7. 8. E 0.0 0.80. 7. e 0.0 BSC. BSC - e A 0.00 BSC 7. BSC e B - 0.0 -.9 7 L 0. 0..9.8 N 8 8 9 Rev. /0 7 FN80.

N Small Outline Plastic Packages (SOIC) INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A α 0.(0.00) L h x o C. (JEDEC S-0-AC ISSUE C) LEAD NARROW BODY SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A 0.0 0.09..7 - A 0.00 0.0 0. 0. - B 0.0 0.09 0. 0.9 9 C 0.007 0.0 0.9 0. - D 0.8 0.9 9.80.00 E 0. 0.7.80.00 e 0.00 BSC.7 BSC - H 0.8 0..80.0 - h 0.0 0.00 0. 0.0 L 0.0 0.00 0.0.7 N 7 α 0 o 8 o 0 o 8 o - Rev. 0/0 NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.0 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width B, as measured 0.mm (0.0 inch) or greater above the seating plane, shall not exceed a maximum value of 0.mm (0.0 inch). Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. 8 FN80.

Thin Shrink Small Outline Plastic Packages (TSSOP) N INDEX AREA 0.0(0.00) e D 0.(0.00) C A E -B- -Ab -C- SEATING PLANE A B S E 0.(0.0) B A NOTES:. These package dimensions are within allowable dimensions of JEDEC O--AB, Issue E.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.00 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.00 inch) total in excess of b dimension at maximum material condition. inimum space between protrusion and adjacent lead is 0.07mm (0.007 inch).. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) α GAUGE PLANE 0.(0.00) 0. 0.0 A L c.7 LEAD THIN SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0.0 -. - A 0.00 0.00 0.0 0. - A 0.0 0.07 0.8 0.9 - b 0.007 0.0 0.9 0.0 9 c 0.00 0.008 0.09 0.0 - D 0.9 0.0.90. E 0.9 0.77.0.0 e 0.0 BSC 0. BSC - E 0. 0...0 - L 0.00 0.08 0.0 0.70 N 7 α 0 o 8 o 0 o 8 o - Rev. /0 9 FN80.

Small Outline Plastic Packages (SSOP) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A GAUGE PLANE 0.(0.00) 0. 0.0 NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.0mm (0.0078 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.0mm (0.0078 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension B does not include dambar protrusion. Allowable dambar protrusion shall be 0.mm (0.00 inch) total in excess of B dimension at maximum material condition.. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. α A L C.09 (JEDEC O--AC ISSUE B) LEAD SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0.078 -.00 - A 0.00-0.0 - - A 0.0 0.07..8 - B 0.009 0.0 0. 0.8 9 C 0.00 0.009 0.09 0. - D 0. 0..90.0 E 0.97 0.0.00.0 e 0.0 BSC 0. BSC - H 0.9 0. 7.0 8.0 - L 0.0 0.07 0. 0.9 N 7 α 0 o 8 o 0 o 8 o - Rev. /9 0 FN80.

Small Outline Plastic Packages (SOIC) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A 0.(0.00) NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.0 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width B, as measured 0.mm (0.0 inch) or greater above the seating plane, shall not exceed a maximum value of 0.mm (0.0 inch). Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. α L h x o C. (JEDEC S-0-AA ISSUE C) LEAD WIDE BODY SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A 0.09 0... - A 0.000 0.08 0. 0.0 - B 0.0 0.000 0. 0. 9 C 0.009 0.0 0. 0. - D 0.977 0...0 E 0.9 0.99 7.0 7.0 e 0.00 BSC.7 BSC - H 0.9 0.9.00. - h 0.0 0.09 0. 0.7 L 0.0 0.00 0.0.7 N 7 α 0 o 8 o 0 o 8 o - Rev. 0 /9 FN80.

Small Outline Plastic Packages (SOIC) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A 0.(0.00) NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.0 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width B, as measured 0.mm (0.0 inch) or greater above the seating plane, shall not exceed a maximum value of 0.mm (0.0 inch). Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. α L h x o C 8. (JEDEC S-0-AB ISSUE C) 8 LEAD WIDE BODY SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A 0.09 0... - A 0.000 0.08 0. 0.0 - B 0.0 0.000 0. 0. 9 C 0.009 0.0 0. 0. - D 0.9 0...7 E 0.9 0.99 7.0 7.0 e 0.00 BSC.7 BSC - H 0.9 0.9.00. - h 0.0 0.09 0. 0.7 L 0.0 0.00 0.0.7 N 8 8 7 α 0 o 8 o 0 o 8 o - Rev. 0 /9 FN80.

Thin Shrink Small Outline Plastic Packages (TSSOP) N INDEX AREA 0.0(0.00) e D 0.(0.00) C A E -B- -Ab -C- SEATING PLANE A B S E 0.(0.0) B A α GAUGE PLANE 0.(0.00) 0. 0.0 NOTES:. These package dimensions are within allowable dimensions of JEDEC O--AC, Issue E.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.00 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.00 inch) total in excess of b dimension at maximum material condition. inimum space between protrusion and adjacent lead is 0.07mm (0.007 inch).. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) A L c 0.7 0 LEAD THIN SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0.07 -.0 - A 0.00 0.00 0.0 0. - A 0.0 0.0 0.80.0 - b 0.007 0.08 0.9 0.0 9 c 0.00 0.0079 0.09 0.0 - D 0. 0.0.0.0 E 0.9 0.77.0.0 e 0.0 BSC 0. BSC - E 0. 0...0 - L 0.077 0.09 0. 0.7 N 0 0 7 α 0 o 8 o 0 o 8 o - Rev. /98 FN80.

Shrink Small Outline Plastic Packages (SSOP) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.0mm (0.0078 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.0mm (0.0078 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension B does not include dambar protrusion. Allowable dambar protrusion shall be 0.mm (0.00 inch) total in excess of B dimension at maximum material condition.. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. A α GAUGE PLANE 0.(0.00) 0. 0.0 A L C 0.09 (JEDEC O--AE ISSUE B) 0 LEAD SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A 0.08 0.078.7.99 A 0.00 0.008 0.0 0. A 0.0 0.070.8.78 B 0.0 0.0 0. 0.8 9 C 0.00 0.008 0.09 0.0 D 0.78 0.89 7.07 7. E 0.0 0..0.8 e 0.0 BSC 0. BSC H 0.0 0. 7. 7.90 L 0.0 0.07 0. 0.9 N 0 0 7 α 0 deg. 8 deg. 0 deg. 8 deg. Rev. /0 FN80.

Thin Shrink Small Outline Plastic Packages (TSSOP) N INDEX AREA 0.0(0.00) e D 0.(0.00) C A E -B- -Ab -C- SEATING PLANE A B S E 0.(0.0) B A α GAUGE PLANE 0.(0.00) 0. 0.0 NOTES:. These package dimensions are within allowable dimensions of JEDEC O--AE, Issue E.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.00 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.00 inch) total in excess of b dimension at maximum material condition. inimum space between protrusion and adjacent lead is 0.07mm (0.007 inch).. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) A L c 8.7 8 LEAD THIN SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0.07 -.0 - A 0.00 0.00 0.0 0. - A 0.0 0.0 0.80.0 - b 0.007 0.08 0.9 0.0 9 c 0.00 0.0079 0.09 0.0 - D 0.78 0.8 9.0 9.80 E 0.9 0.77.0.0 e 0.0 BSC 0. BSC - E 0. 0...0 - L 0.077 0.09 0. 0.7 N 8 8 7 α 0 o 8 o 0 o 8 o - Rev. 0 /98 FN80.

Shrink Small Outline Plastic Packages (SSOP) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A GAUGE PLANE 0.(0.00) 0. 0.0 NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.0mm (0.0078 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.0mm (0.0078 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension B does not include dambar protrusion. Allowable dambar protrusion shall be 0.mm (0.00 inch) total in excess of B dimension at maximum material condition.. Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. α A L C 8.09 (JEDEC O--AH ISSUE B) 8 LEAD SHRINK SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A - 0.078 -.00 - A 0.00-0.0 - - A 0.0 0.07..8 - B 0.009 0.0 0. 0.8 9 C 0.00 0.009 0.09 0. - D 0.90 0. 9.90.0 E 0.97 0.0.00.0 e 0.0 BSC 0. BSC - H 0.9 0. 7.0 8.0 - L 0.0 0.07 0. 0.9 N 8 8 7 α 0 o 8 o 0 o 8 o - Rev. /9 FN80.

Small Outline Plastic Packages (SOIC) N INDEX AREA e D B 0.(0.0) C A E -B- -A- -C- SEATING PLANE A B S H 0.(0.0) B A NOTES:. Symbols are defined in the O Series Symbol List in Section. of Publication Number 9.. Dimensioning and tolerancing per ANSI Y.-98.. Dimension D does not include mold flash, protrusions or gate burrs. old flash, protrusion and gate burrs shall not exceed 0.mm (0.00 inch) per side.. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.mm (0.0 inch) per side.. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width B, as measured 0.mm (0.0 inch) or greater above the seating plane, shall not exceed a maximum value of 0.mm (0.0 inch). Controlling dimension: ILLIETER. Converted inch dimensions are not necessarily exact. α 0.(0.00) L h x o C 8. (JEDEC S-0-AE ISSUE C) 8 LEAD WIDE BODY SALL OUTLINE PLASTIC PACKAGE INCHES ILLIETERS SYBOL IN AX IN AX NOTES A 0.09 0... - A 0.000 0.08 0. 0.0 - B 0.0 0.000 0. 0. 9 C 0.009 0.0 0. 0. - D 0.99 0.7 7.70 8. E 0.9 0.99 7.0 7.0 e 0.0 BSC.7 BSC - H 0.9 0.9.00. - h 0.0 0.09 0. 0.7 L 0.0 0.00 0.0.7 N 8 8 7 α 0 o 8 o 0 o 8 o - Rev. 0 /9 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 7 FN80.