Winbond W2E512/W27E257 EEPROM



Similar documents
Micron MT29F2G08AAB 2 Gbit NAND Flash Memory Structural Analysis

AMD AXDA3000DKV4D Athlon TM XP Microprocessor Structural Analysis

Lecture 030 DSM CMOS Technology (3/24/10) Page 030-1

Winbond W971GG6JB-25 1 Gbit DDR2 SDRAM 65 nm CMOS DRAM Process

Advanced VLSI Design CMOS Processing Technology

Intel Q3GM ES 32 nm CPU (from Core i5 660)

How to Build a Printed Circuit Board. Advanced Circuits Inc 2004

1.Introduction. Introduction. Most of slides come from Semiconductor Manufacturing Technology by Michael Quirk and Julian Serda.

Introduction to VLSI Fabrication Technologies. Emanuele Baravelli

AN1837. Non-Volatile Memory Technology Overview By Stephen Ledford Non-Volatile Memory Technology Center Austin, Texas.

CIRCUITS AND SYSTEMS- Assembly and Printed Circuit Board (PCB) Package Mohammad S. Sharawi ASSEMBLY AND PRINTED CIRCUIT BOARD (PCB) PACKAGE

Titre: Required Information For Submitting Databases to TELEDYNE DALSA Design & Product Support.

Fabrication and Manufacturing (Basics) Batch processes

Module 7 : I/O PADs Lecture 33 : I/O PADs

Designing with High-Density BGA Packages for Altera Devices

Evaluating Embedded Non-Volatile Memory for 65nm and Beyond

CHAPTER 5. OVERVIEW OF THE MANUFACTURING PROCESS

Flip Chip Package Qualification of RF-IC Packages

SPECIFICATION Aluminum Module Frames. Allowed anodization before fabrication for clear frames.

The MOSFET Transistor

AN900 APPLICATION NOTE

Application Note AN DirectFET Technology Inspection Application Note

Semiconductor Packaging Assembly Technology

Chapter 1 Introduction to The Semiconductor Industry 2005 VLSI TECH. 1

Conductivity of silicon can be changed several orders of magnitude by introducing impurity atoms in silicon crystal lattice.

Micron MT9D111 2 Megapixel CMOS Image Sensor Functional Analysis

AND8464/D. Board Level Application Note for 0402, 0502 and 0603 DSN2 Packages APPLICATION NOTE

Flex Circuit Design and Manufacture.

h e l p s y o u C O N T R O L

Chip-on-board Technology

8-bit Atmel Microcontrollers. Application Note. Atmel AVR211: Wafer Level Chip Scale Packages

DRIVING COST OUT OF YOUR DESIGNS THROUGH YOUR PCB FABRICATOR S EYES!

Flex Circuits for the ATLAS Pixel Detector

NXP PN548 (65V10) Near Field Communication Module

Lab 3 Layout Using Virtuoso Layout XL (VXL)

MEMS Processes from CMP

Silicon-On-Glass MEMS. Design. Handbook

DirectFET TM - A Proprietary New Source Mounted Power Package for Board Mounted Power

Specializing in Open Cavity Packages & Complete IC Assembly Services ISO 9001:2008 Certified and ITAR Registered

BGA - Ball Grid Array Inspection Workshop. Bob Willis leadfreesoldering.com

GaN IC Die Handling, Assembly and Testing Techniques

Molded. By July. A chip scale. and Omega. Guidelines. layer on the silicon chip. of mold. aluminum or. Bottom view. Rev. 1.


Flexible Circuit Simple Design Guide

FLEXIBLE CIRCUITS MANUFACTURING

Copyright 2008 IEEE. Reprinted from ECTC2008 Proceedings.

TN0991 Technical note

XG2. Flat Cable Connectors for PCBs. Achieve Total Cost Reduction through High-density Mounting and Reduced Wiring. Terminal Arrangement

Hello and Welcome to this presentation on LED Basics. In this presentation we will look at a few topics in semiconductor lighting such as light

Implementation Of High-k/Metal Gates In High-Volume Manufacturing

Customer Service Note Lead Frame Package User Guidelines

Failure Analysis (FA) Introduction

STMicroelectronics. Deep Sub-Micron Processes 130nm, 65 nm, 40nm, 28nm CMOS, 28nm FDSOI. SOI Processes 130nm, 65nm. SiGe 130nm

Comparison study of FinFETs: SOI vs. Bulk Performance, Manufacturing Variability and Cost

ELEC 3908, Physical Electronics, Lecture 15. BJT Structure and Fabrication

PRINTED CIRCUIT BOARD SURFACE FINISHES - ADVANTAGES AND DISADVANTAGES

Layout and Cross-section of an inverter. Lecture 5. Layout Design. Electric Handles Objects. Layout & Fabrication. A V i

Good Boards = Results

Miniaturizing Flexible Circuits for use in Medical Electronics. Nate Kreutter 3M

1. Single sided PCB: conductors on only one surface of a dielectric base.

0.08 to 0.31 mils. IC Metal Interconnect. 6 mils. Bond Wire. Metal Package Lead Frame. 40 mils. PC Board. Metal Trace on PC Board 18507

Introduction to Semiconductor Manufacturing Technology. Chapter 1, Introduction. Hong Xiao, Ph. D.

A Manufacturing Technology Perspective of: Embedded Die in Substrate and Panel Based Fan-Out Packages

Lecture 8 MOSFET(I) MOSFET I-V CHARACTERISTICS

Sheet Resistance = R (L/W) = R N L

Semiconductor doping. Si solar Cell

Bending, Forming and Flexing Printed Circuits

PCB Assembly Guidelines for Intersil Wafer Level Chip Scale Package Devices

Printed Circuits. Danilo Manstretta. microlab.unipv.it/ AA 2012/2013 Lezioni di Tecnologie e Materiali per l Elettronica

Solutions without Boundaries. PCB Surface Finishes. Todd Henninger, C.I.D. Sr. Field Applications Engineer Midwest Region

Package Trends for Mobile Device

Bi-directional FlipFET TM MOSFETs for Cell Phone Battery Protection Circuits

Edition Published by Infineon Technologies AG Munich, Germany 2013 Infineon Technologies AG All Rights Reserved.

DESIGN GUIDELINES FOR LTCC

Adapters - Overview. Quick-Turn Solutions for IC Supply Issues

European bespoke wafer processing & development solutions for : Grinding, CMP, Edge Treatment, Wafer Bonding, Dicing and Cleaning

PCB Board Design. PCB boards. What is a PCB board

Count on Optima Technology Associates to meet your requirements

How to Avoid Conductive Anodic Filaments (CAF)

CONTENTS. Preface Energy bands of a crystal (intuitive approach)

Failure Analysis (FA) Introduction

INTERNATIONAL ATOMIC ENERGY AGENCY INSTRUMENTATION UNIT SMD (SURFACE MOUNTED DEVICES) REPAIR S. WIERZBINSKI FEBRUARY 1999

INF4420. Outline. Layout and CMOS processing technology. CMOS Fabrication overview. Design rules. Layout of passive and active componets.

PCB Design. Gabe A. Cohn. May Using Altium Designer/DXP/Protel. Electrical Engineering University of Washington

Apple/AuthenTec TMDR92 iphone 5s, 6, and 6 Plus Fingerprint Sensor


Rogers 3003, 3006, 3010, 3035, 3203, 3206, 3210

KSC Series Sealed Tact Switch for SMT

FLASH TECHNOLOGY DRAM/EPROM. Flash Year Source: Intel/ICE, "Memory 1996"

Flexible Printed Circuits Design Guide

Fabrication and Characterization of N- and P-Type a-si:h Thin Film Transistors

Bob Willis leadfreesoldering.com

Compliant Terminal Technology Summary Test Report

NBB-402. RoHS Compliant & Pb-Free Product. Typical Applications

DESIGN, FABRICATION AND ELETRICAL CHARACTERIZATION OF SOI FINFET TRANSISTORS

Ball Grid Array (BGA) Technology

Use of Carbon Nanoparticles for the Flexible Circuits Industry

Electronics and Soldering Notes

Damage-free, All-dry Via Etch Resist and Residue Removal Processes

What is surface mount?

Transcription:

Construction Analysis Winbond W2E512/W27E257 EEPROM Report Number: SCA 9703-533 Global Semiconductor Industry the Serving Since 1964 15022 N. 75th Street Scottsdale, AZ 85260-2476 Phone: 602-998-9780 Fax: 602-948-1925 e-mail: ice@primenet.com Internet: http://www.ice-corp.com/ice

INDEX TO TEXT TITLE PAGE INTRODUCTION 1 MAJOR FINDINGS 1 TECHNOLOGY DESCRIPTION Assembly 2 Die Process 2-3 ANALYSIS RESULTS I Assembly 4 ANALYSIS RESULTS II Die Process and Design 5-7 ANALYSIS PROCEDURE 8 TABLES Overall Evaluation 9 Package Markings 10 Wirebond Strength 10 Die Material Analysis 10 Horizontal Dimensions 11 Vertical Dimensions 12 - i -

INTRODUCTION This report describes a competitive analysis of the WINBOND 512K and 256K EEPROM. Two devices of each type were received for the analysis. Since the processes used were almost identical, only minimal analysis of the 256K device is included, and in all cases identified as such. The devices were packaged in 28-pin Dual In-line Packages (DIPs). Possible date codes were 9647 for the 512K, and 9627 for the 256K devices. MAJOR FINDINGS Questionable Items: 1 Aluminum thinning up to 90 percent 2 (Figure 21). Barrier metal maintained continuity. With the addition of a cap and barrier metal, overall metal thinning was 85 percent. Special Features: Unique (WINBOND) cell design. 1 These items present possible quality or reliability concerns. They should be discussed with the manufacturer to determine their possible impact on the intended application. 2 Seriousness depends on design margins. - 1 -

TECHNOLOGY DESCRIPTION Assembly: Devices were encapsulated in plastic 28-pin Dual In-line Packages (DIPs). Lead-locking provisions (holes and anchors) at all pins. Thermosonic ball bond method employing 1.1 mil O.D. gold wire. All pins were connected. Double bonding wires were used on pin 14 (GND) and pin 28 (VCC) on both devices. Sawn dicing (full depth). Silver-filled epoxy die attach. Die Process Fabrication process: Selective oxidation CMOS process employing N-wells in a P- substrate (no epi was noted). Overlay passivation: A layer of silicon-nitride over a layer of silicon-dioxide. Metallization: Metal consisted of a single layer of aluminum doped with silicon. Titanium-nitride (TiN) cap and barrier metals were present. A thin layer of titanium (Ti) was present beneath the barrier. The construction of the metal on both devices was the same except that the 256K device did not appear to use a cap metal. The metallization was defined by a dry-etch technique. - 2 -

TECHNOLOGY DESCRIPTION (continued) Pre-metal dielectric: A layer of borophosphosilicate glass (BPSG) over various densified oxides. This layer appeared to have been reflowed following contact cuts on the 256K device and before contact cuts on the 512K device. Polysilicon: Two layers of dry-etched polysilicon (no silicide). Poly 2 was used to form word lines in the array and all gates in the periphery. Poly 1 was used exclusively to form floating gates in the cell array. Isolation: Local oxide (LOCOS). Diffusions: Standard implanted N+ and P+ diffusions were used for source and drains. Oxide sidewall spacers were present on the gates indicating an LDD process may have been used. Wells: N-wells in a P substrate. No step was noted in the oxide at the well boundary. No epi was visible. Memory cells: The memory cell design consisted of poly 2 word lines and select gates, and poly 1 floating gates. Metal formed the bit lines. Programming is achieved by injecting electrons to and from the floating gate through Fowler- Nordheim tunneling. Cell pitch was 2.6 x 3 microns. - 3 -

ANALYSIS RESULTS I Assembly: Figures 1-7 Questionable Items: 1 None. General Items: Devices were packaged in plastic 28-pin Dual In-line Packages (DIPs). Overall package quality: Normal. No defects were found on the external or internal portions of the packages. Lead-locking provisions (anchors and holes) were present. Wirebonding: Thermosonic ball bond method using 1.1 mil O.D. gold wire. No bond lifts occurred and bond pull strengths were good (see page 10). Wire spacing and placement was normal. Double bonding wires were used for pins 14 and 28 on both devices. All pins were connected. Die attach: Silver-filled epoxy of normal quantity and quality. Die dicing: Die separation was by sawing (full depth) with normal quality workmanship. 1 These items present possible quality or reliability concerns. They should be discussed with the manufacturer to determine their possible impact on the intended application. - 4 -

ANALYSIS RESULTS II Die Process and Design: Figures 8-41 Questionable Items: 1 Aluminum thinning up to 90 percent 2 (Figure 21). Barrier metal maintained continuity. With the addition of a cap and barrier metal, overall metal thinning was 85 percent. Special Features: Unique (WINBOND) cell design, ultra-thin tunnel oxide used for programming. General Items: Fabrication process: Selective oxidation CMOS process employing N-wells in a P- substrate (no epi). Design and layout: Die layout was clean and efficient. Alignment was good at all levels. Die surface defects: None. No contamination, toolmarks or processing defects were noted. Overlay passivation: A layer of silicon-nitride over a layer of silicon-dioxide. Overlay integrity tests indicated defect-free passivation. Edge seal was good. 1 These items present possible quality or reliability concerns. They should be discussed with the manufacturer to determine their possible impact on the intended application. 2 Seriousness depends on design margins. - 5 -

ANALYSIS RESULTS II (continued) Metallization: Metal consisted of a single layer of aluminum doped with silicon. A titanium-nitride (TiN) cap and barrier metal were used. A thin layer of titanium (Ti) was present beneath the barrier for adhesion purposes. The construction of the metal on both devices was the same except that the 256K device did not have a cap metal. Metal patterning: The metal was patterned by a dry etch of normal quality. Metal defects: None. No voiding or notching of the metal was found. Small silicon nodules were noted following removal of the metal, but no problems were present. Metal step coverage: Aluminum thinned up to 95 percent at contacts. Total metal thinning was reduced to 85 percent with the addition of the cap and barrier on the 512K device. Contacts: No significant over-etching of the contacts was present, and all contacts were completely surrounded with metal. Pre-metal dielectric: A layer of borophosphosilicate glass (BPSG) over various densified oxides. This layer was reflowed following contact cuts on the 256K device and before contact cuts on the 512K device. No problems were found. Polysilicon: Two layers of dry-etched polysilicon (no silicide). Poly 2 was used to form the word lines in the array and all gates in the periphery. Poly 1 which was very thin, was used exclusively to form floating gates in the cell array. Definition was by a dry etch of good quality. Isolation: Local oxide (LOCOS). No problems were present at the birdsbeaks or elsewhere. - 6 -

ANALYSIS RESULTS II (continued) Diffusions: Standard implanted N+ and P+ diffusions were used for source and drains. Oxide sidewall spacers were present on the gates indicating an LDD process may have been used. Wells: N-wells in a P substrate. No step was noted in the oxide at the well boundary. No epi was visible. Buried contacts: Direct poly-to-diffusion (buried) contacts were not used. Memory cells: The memory cell design consisted of poly 2 word lines and select gates, and poly 1 floating gates. Metal formed the bit lines. Programming is achieved by injecting electrons to and from the floating gate through Fowler- Nordheim tunneling. Cell pitch was 2.6 x 3 microns. I/O structure: Transistor gate lengths were longer at the I/O structure than in the periphery. Source/drain diffusion depths were the same as in the periphery. - 7 -

PROCEDURE The devices were subjected to the following analysis procedures: External inspection X-ray Decapsulation Internal optical inspection SEM inspection of assembly features and passivation Passivation integrity tests Wirepull tests Passivation removal SEM inspection of metal Metal removal and inspect for silicon nodules Delayer to poly and inspect poly structures and die surface Die sectioning (90 for SEM) * Measure horizontal dimensions Measure vertical dimensions Die material analysis * Delineation of cross-sections is by silicon etch unless otherwise indicated. - 8 -

OVERALL QUALITY EVALUATION: Overall Rating: Normal DETAIL OF EVALUATION Package integrity G Package markings G Die placement G Die attach quality G Wire spacing G Wirebond placement G Wirebond quality G Dicing quality G Wirebond method Thermosonic ball bonds using 1.1 mil gold wire. Die attach method Silver-filled epoxy Dicing method: Sawn (full depth) Die surface integrity: Tool marks (absence) Particles (absence) Contamination (absence) Process defects (absence) General workmanship Passivation integrity Metal definition Metal integrity 1 Contact coverage Contact registration Contact defects G G G G N G G NP G G N 1 90 percent aluminum thinning on the 512K device. G = Good, P = Poor, N = Normal, NP = Normal/Poor - 9 -

PACKAGE MARKINGS 512K Top Bottom (LOGO) Winbond W27E512-12 647QC263874601PA TAIWAN PA1 QC26387460 PACKAGE MARKINGS 256K (LOGO) Winbond W27E257-12 627AJ16207400208B TAIWAN 0B2 AJ16207400 WIREBOND STRENGTH Wire material: Die pad material: Material at package post: 1.1 mil diameter gold aluminum silver Sample # 512K 256K # of wires tested: 14 9 Bond lifts: 0 0 Force to break - high: 8.5g 11g - low: 6g 7g - avg.: 7.2g 8.8g - std. dev.: 1.9 1.7 DIE MATERIAL ANALYSIS Passivation: Metallization: Silicon-nitride over silicon-dioxide. Silicon-doped aluminum with a titaniumnitride cap and barrier. * * There is no known method for accurately determining the amount of silicon in the aluminum on a finished die. - 10 -

HORIZONTAL DIMENSIONS 256K Die size: 3.4 x 4.3 mm (132 x 169 mils) Die area: 14.6 mm 2 (22,308 mils 2 ) Min pad size: 0.14 x 0.16 mm (5.4 x 6.6 mils) Min pad window: 0.09 x 0.11 mm (3.4 x 4.5 mils) Min pad space: 0.15 mm (5.9 mils) Min contact: 1.3 micron Min gate length - (N-channel): 1.1 micron 512K Die size: 3.6 x 3.6 mm (140 x 140 mils) Die area: 13 mm 2 (19,600 mils 2 ) Min pad size: 0.1 x 0.11 mm (4.0 x 4.2 mils) Min pad window: 0.09 x 0.09 mm (4.0 x 4.0 mils) Min pad space: 0.13 mm (5.3 mils) Min metal width: 1.5 micron Min metal space: 1.1 micron Min metal pitch: 2.6 microns Min contact: 0.95 micron Min contact pitch: 1.9 micron Min poly 2 width: 0.9 micron Min poly 2 space: 1.5 micron Min poly 1 width: 0.7 micron Min poly 1 space: 1.0 micron Min poly 1 pitch: 1.7 micron Min gate length - (N-channel): 0.9 micron - (P-channel): 1.0 micron EEPROM cell size: 7.8 microns 2 EEPROM cell pitch: 2.6 x 3 microns - 11 -

VERTICAL DIMENSIONS Die thickness: 0.6 mm (26 mils) Layers Passivation 2: 0.45 micron Passivation 1: 0.3 micron Metallization - cap 0.07 micron (approximate) - aluminum 1.0 micron - barrier 0.15 micron Pre-metal glass: 0.65 micron Poly 2: 0.3 micron Poly 1: 0.06 micron (approximate) Local oxide: 0.6 micron N+ diffusion: 0.2 micron P+ diffusion: 0.4 micron N-well: 6 microns - 12 -

INDEX TO FIGURES ASSEMBLY Figures 1-7 DIE LAYOUT AND IDENTIFICATION Figures 8-13 PHYSICAL DIE STRUCTURES Figures 14-41 COLOR DRAWING OF DIE STRUCTURE Figure 28 MEMORY ARRAY Figures 29-38 CIRCUIT LAYOUT AND I/O Figures 39-41 - ii -

A15 A12 1 2 28 27 V CC A14 A7 3 26 A13 A6 4 25 A8 top A5 A4 5 6 24 23 A9 A11 A3 7 22 OE/V PP A2 8 21 A10 A1 9 20 CE A0 10 19 Q7 Q0 11 18 Q6 Q1 12 17 Q5 Q2 13 16 Q4 GND 14 15 Q3 bottom Figure 1. Package photographs and pinout of the Winbond W27E512 EEPROM. Mag. 2.6x.

V PP A12 1 2 28 27 V CC A14 A7 3 26 A13 A6 4 25 A8 top A5 A4 5 6 24 23 A9 A11 A3 7 22 OE A2 8 21 A10 A1 9 20 CE A0 10 19 Q7 Q0 11 18 Q6 Q1 12 17 Q5 Q2 13 16 Q4 GND 14 15 Q3 bottom Figure 2. Package photographs and pinout of the Winbond W27E257 EEPROM. Mag. 2.6x

PIN 1 Figure 3. X-ray views of the 512K Flash package. Mag. 2x.

PIN 1 Figure 4. X-ray views of the 256K Flash package. Mag. 2x.

Mag. 100x DIE EDGE SEAL Mag. 1300x Figure 5. SEM views of dicing and edge seal. 60.

PASSIVATION EDGE OF DIE Mag. 1600x PASSIVATION METAL Mag. 6500x Figure 5a. SEM section views of the edge seal.

Au BOND PAD Mag. 680x Au LEADFRAME Mag. 625x Figure 6. SEM views of typical wirebonding. 60.

Au BALL BOND Mag. 1600x Au BALL BOND PASSIVATION Mag. 3200x METAL 1 Au BALL BOND Mag. 3200x METAL 1 Figure 7. SEM section views of the bond pad structure.

Figure 8. Whole die photograph of the Winbond W27E512. Mag. 48x.

Figure 9. Whole die photograph of the Winbond W27E257. Mag. 48x.

Mag. 320x Mag. 500x Figure 10. Optical photographs of markings on the 512K EEPROM die surface.

Mag. 160x Mag. 320x Figure 11. Optical photographs of markings on the 256K EEPROM die surface.

Figure 12. Optical views of the die corners on the 512K EEPROM. Mag. 100x.

Figure 13. Optical views of the die corners on the 256K EEPROM. Mag. 100x.

PASSIVATION METAL P+ S/D 512K PASSIVATION N+ S/D 256K Figure 14. SEM section views illustrating general construction. Mag. 1000x.

Mag. 4000x Mag. 8000x Figure 15. Perspective SEM views of overlay passivation coverage. 60.

PASSIVATION 2 PASSIVATION 1 ALUMINUM PRE-METAL DIELECTRIC Mag. 13,000x PASSIVATION 2 TiN CAP PASSIVATION 1 ALUMINUM Ti ADHESION LAYER TiN BARRIER Mag. 20,000x Figure 16. SEM section views of metal line profiles.

METAL Mag. 2200x CONTACT METAL Mag. 4400x Figure 17. Topological SEM views of metal patterning. 0.

METAL Mag. 4000x METAL Mag. 13,000x Figure 18. Perspective SEM views of metal coverage. 60.

Si Mag. 13,000x ORIGINAL LINE WIDTH 1.5µ 0.6µ Mag. 26,000x Figure 19. Topological SEM views of silicon nodules following the removal of the aluminum. 0.

PASSIVATION PRE-METAL DIELECTRIC metal-to-p+, silicon etch METAL GATE P+ DIFFUSION PASSIVATION 90% THINNING METAL PRE-METAL DIELECTRIC metal-to-n+, silicon etch N+ DIFFUSION GATE PASSIVATION METAL 1 metal -to-poly 2, glass etch PRE-METAL DIELECTRIC Figure 20. SEM section views of typical metal contacts on the 512K Flash. Mag. 20,000x.

PASSIVATION METAL PRE-METAL DIELECTRIC N+ metal-to-n+ PASSIVATION METAL PRE-METAL DIELECTRIC LOCAL OXIDE metal-to-poly 2 Figure 21. SEM section views of metal 1 contacts from the 256K EEPROM. Mag. 20,000x.

Mag. 3200x DIFFUSION Mag. 6500x Figure 22. Topological SEM views of poly 2 patterning. 0.

Mag. 6500x Mag. 26,000x LOCAL OXIDE DIFFUSION Mag. 26,000x DIFFUSION LOCAL OXIDE Figure 23. Perspective SEM views of poly 2 coverage. 60.

PRE-METAL DIELECTRIC P-channel, silicon etch P+ S/D P+ S/D GATE OXIDE N-channel, silicon etch N+ S/D N+ S/D GATE OXIDE PRE-METAL DIELECTRIC SIDEWALL SPACER glass etch Figure 24. SEM section views of typical transistors. Mag. 40,000x.

SIDEWALL SPACER N+ S/D N+ S/D 512K N+ S/D N+ S/D 256K Figure 25. SEM section views showing the difference in processes of the typical N-channel transistors. Mag. 52,000x.

PRE-METAL DIELECTRIC LOCAL OXIDE BIRDSBEAK Figure 26. SEM section view of a local oxide birdsbeak. Mag. 40,000x. P-SUBSTRATE N-WELL Figure 27. Optical view of the well structure. Mag. 800x.

CAP BARRIER PASSIVATION 2 PASSIVATION 1 ALUMINUM,,,,,,,,, GATE OXIDE P+ S/D N-WELL LOCAL OXIDE PRE-METAL GLASS N+ S/D,,,,,,,,, P SUBSTRATE Orange = Nitride, Blue = Metal, Yellow = Oxide, Green = Poly, Red = Diffusion, and Gray = Substrate Figure 28. Color cross section drawing illustrating device structure.

METAL metal POLY 1 unlayered Figure 29. Topological SEM views of the Winbond EEPROM cell array. Mag. 6500x, 0.

METAL BIT LINES metal POLY 1 unlayered Figure 30. Perspective SEM views of the Winbond EEPROM cell array. Mag. 6500x, 60.

METAL BIT LINES metal POLY 1 unlayered Figure 31. Additional perspective SEM views of the Winbond EEPROM cell array. Mag. 13,000x, 60.

POLY 1 Mag. 20,000x POLY 1 Mag. 26,000x Figure 32. Detailed SEM views of the Winbond EEPROM structure. 60.

metal METAL BIT LINES POLY 1 unlayered WORD BIT Figure 33. Additional topological SEM views of the Winbond EEPROM cell array. Mag. 13,000x, 0.

PASSIVATION METAL silicon etch PASSIVATION METAL glass etch Figure 34. SEM section views of the Winbond EEPROM cell array (parallel to bit lines). Mag. 6500x.

PASSIVATION 2 CAP PASSIVATION 1 ALUMINUM BARRIER N+ POLY 1 silicon etch PASSIVATION 2 PASSIVATION 1 ALUMINUM POLY 1 glass etch Figure 35. SEM section views of the metal bit line contacts (parallel to bit lines). Mag. 20,000x.

METAL BIT LINES PRE-METAL DIELECTRIC Mag. 26,000x N+ POLY 1 Mag. 52,000x POLY 1 N+ PRE-METAL DIELECTRIC glass etch, Mag. 52,000x POLY 1 Figure 36. Detailed SEM section views illustrating the Winbond EEPROM cell (parallel to bit lines).

PASSIVATION METAL Mag. 13,000x POLY 1 METAL 1 PRE-METAL DIELECTRIC Mag. 20,000x POLY 1 PRE-METAL DIELECTRIC Mag. 52,000x POLY 1 Figure 37. SEM section views of the EEPROM floating gate structure (perpendicular to bit lines).

PASSIVATION METAL BIT LINE N+ LOCOS Mag. 15,000x PASSIVATION METAL N+ LOCOS Mag. 26,000x Figure 38. SEM section views of the metal bit line contacts in the EEPROM cell array (perpendicular to bit line).

Mag. 320x Mag. 800x Figure 39. Optical photographs of the I/O structure and general circuitry of the 512K EEPROM.

SECTION A (SHOWN IN FIGURE 41) SECTION B (SHOWN IN FIGURE 41) Mag. 200x Mag. 800x Figure 40. Optical photographs of the I/O structure and general circuitry of the 256K EEPROM.

PRE-METAL DIELECTRIC N+ S/D N+ S/D Section A PRE-METAL DIELECTRIC N+ S/D N+ S/D Section B Figure 41. SEM section views of transistors at the I/O structure. Mag. 26,000x.