NCV7351. High Speed CAN Transceiver



Similar documents
AMIS High-Speed 3.3 V Digital Interface CAN Transceiver

ESD9X3.3ST5G Series, SZESD9X3.3ST5G Series. Transient Voltage Suppressors Micro Packaged Diodes for ESD Protection

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

NTMS4920NR2G. Power MOSFET 30 V, 17 A, N Channel, SO 8 Features

LC03-6R2G. Low Capacitance Surface Mount TVS for High-Speed Data Interfaces. SO-8 LOW CAPACITANCE VOLTAGE SUPPRESSOR 2 kw PEAK POWER 6 VOLTS

MC14008B. 4-Bit Full Adder

NCV7341. High Speed Low Power CAN Transceiver

ESD Line Ultra-Large Bandwidth ESD Protection

2N3906. General Purpose Transistors. PNP Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

2N3903, 2N3904. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS

MMBZ52xxBLT1G Series, SZMMBZ52xxBLT3G. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

NCP1090GEVB, NCP1094GEVB. Power-over-Ethernet PD Interface Evaluation Board User's Manual EVAL BOARD USER S MANUAL.

MMSZxxxT1G Series, SZMMSZxxxT1G Series. Zener Voltage Regulators. 500 mw SOD 123 Surface Mount

Vdc. Vdc. Adc. W W/ C T J, T stg 65 to C

2N6387, 2N6388. Plastic Medium-Power Silicon Transistors DARLINGTON NPN SILICON POWER TRANSISTORS 8 AND 10 AMPERES 65 WATTS, VOLTS

2N6056. NPN Darlington Silicon Power Transistor DARLINGTON 8 AMPERE SILICON POWER TRANSISTOR 80 VOLTS, 100 WATTS

P2N2222ARL1G. Amplifier Transistors. NPN Silicon. These are Pb Free Devices* Features.

1SMB59xxBT3G Series, SZ1SMB59xxT3G Series. 3 Watt Plastic Surface Mount Zener Voltage Regulators

CS V/250 ma, 5.0 V/100 ma Micropower Low Dropout Regulator with ENABLE

CAT4101TV. 1 A Constant-Current LED Driver with PWM Dimming

2N4921G, 2N4922G, 2N4923G. Medium-Power Plastic NPN Silicon Transistors 1.0 AMPERE GENERAL PURPOSE POWER TRANSISTORS VOLTS, 30 WATTS

NUP2105L, SZNUP2105L. Dual Line CAN Bus Protector SOT 23 DUAL BIDIRECTIONAL VOLTAGE SUPPRESSOR 350 W PEAK POWER

BC327, BC327-16, BC327-25, BC Amplifier Transistors. PNP Silicon. These are Pb Free Devices* Features MAXIMUM RATINGS

LM A, Adjustable Output, Positive Voltage Regulator THREE TERMINAL ADJUSTABLE POSITIVE VOLTAGE REGULATOR

1N4001, 1N4002, 1N4003, 1N4004, 1N4005, 1N4006, 1N4007. Axial Lead Standard Recovery Rectifiers

NUD4001, NSVD4001. High Current LED Driver

NUP4106. Low Capacitance Surface Mount TVS for High-Speed Data Interfaces SO 8 LOW CAPACITANCE VOLTAGE SUPPRESSOR 500 WATTS PEAK POWER 3.

MCR08B, MCR08M. Sensitive Gate Silicon Controlled Rectifiers. Reverse Blocking Thyristors. SCRs 0.8 AMPERES RMS 200 thru 600 VOLTS

NUD4011. Low Current LED Driver

2N4401. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS THERMAL CHARACTERISTICS

CS3341, CS3351, CS387. Alternator Voltage Regulator Darlington Driver

2N2222A. Small Signal Switching Transistor. NPN Silicon. MIL PRF 19500/255 Qualified Available as JAN, JANTX, and JANTXV.

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

MPS2222, MPS2222A. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS MARKING DIAGRAMS THERMAL CHARACTERISTICS

AND8365/D. 125 kbps with AMIS-4168x APPLICATION NOTE

BC546B, BC547A, B, C, BC548B, C. Amplifier Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS

MMBF4391LT1G, SMMBF4391LT1G, MMBF4392LT1G, MMBF4393LT1G. JFET Switching Transistors. N Channel

CM1213A-04SO, SZCM1213A-04SO 4-Channel Low Capacitance ESD Protection Array

1N59xxBRNG Series. 3 W DO-41 Surmetic 30 Zener Voltage Regulators

2N5460, 2N5461, 2N5462. JFET Amplifier. P Channel Depletion. Pb Free Packages are Available* Features. MAXIMUM RATINGS

AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor.

LC898300XA. Functions Automatic adjustment to the individual resonance frequency Automatic brake function Initial drive frequency adjustment function

NLSX Bit 24 Mb/s Dual-Supply Level Translator

MC74HC132A. Quad 2-Input NAND Gate with Schmitt-Trigger Inputs. High Performance Silicon Gate CMOS

MC74AC138, MC74ACT of-8 Decoder/Demultiplexer

NSI45060JDT4G. Adjustable Constant Current Regulator & LED Driver. 45 V, ma 15%, 2.7 W Package

NLX1G74. Single D Flip-Flop

MPSA92, MPSA93. High Voltage Transistors. PNP Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS MARKING DIAGRAM

NS3L V, 8-Channel, 2:1 Gigabit Ethernet LAN Switch with LED Switch

3EZ6.2D5 Series. 3 Watt DO-41 Surmetic 30 Zener Voltage Regulators

TIP140, TIP141, TIP142, (NPN); TIP145, TIP146, TIP147, (PNP) Darlington Complementary Silicon Power Transistors

Spread Spectrum Clock Generator

2N3903, 2N3904. General Purpose Transistors. NPN Silicon. Features Pb Free Package May be Available. The G Suffix Denotes a Pb Free Lead Finish

AND8433/D. Using ON Semiconductor Constant Current Regulator (CCR) Devices in AC Applications APPLICATION NOTE

MC34063A, MC33063A, NCV33063A. 1.5 A, Step Up/Down/ Inverting Switching Regulators

CAT4109, CAV Channel Constant-Current RGB LED Driver with Individual PWM Dimming

NE592 Video Amplifier

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648 SOIC D SUFFIX CASE 751B

MC14001B Series. B Suffix Series CMOS Gates MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

BC546B, BC547A, B, C, BC548B, C. Amplifier Transistors. NPN Silicon. Pb Free Package is Available* Features. MAXIMUM RATINGS

NCP51200, NCV Amp V TT Termination Regulator DDR1, DDR2, DDR3, LPDDR3, DDR4

AND9190/D. Vertical Timing Optimization for Interline CCD Image Sensors APPLICATION NOTE

1SMA5.0AT3G Series, SZ1SMA5.0AT3G Series. 400 Watt Peak Power Zener Transient Voltage Suppressors. Unidirectional

1.5SMC6.8AT3G Series, SZ1.5SMC6.8AT3G Series Watt Peak Power Zener Transient Voltage Suppressors. Unidirectional*

C106 Series. Sensitive Gate Silicon Controlled Rectifiers

MC14175B/D. Quad Type D Flip-Flop

AND8326/D. PCB Design Guidelines for Dual Power Supply Voltage Translators

CM2009. VGA Port Companion Circuit

P D Operating Junction Temperature T J 200 C Storage Temperature Range T stg 65 to +150 C

LB1836M. Specifications. Monolithic Digital IC Low-Saturation Bidirectional Motor Driver for Low-Voltage Drive. Absolute Maximum Ratings at Ta = 25 C

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

AND8480/D. CrM Buck LED Driver Evaluation Board APPLICATION NOTE

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type

STF USB Filter with ESD Protection

LM317, NCV A Adjustable Output, Positive Voltage Regulator

NCP432, NCP A Ultra-Small Controlled Load Switch with Auto-Discharge Path

DN05034/D. Enhanced PWM LED Dimming DESIGN NOTE

3-to-8 line decoder, demultiplexer with address latches

MC33039, NCV Closed Loop Brushless Motor Adapter

AND9015. A Solution for Peak EMI Reduction with Spread Spectrum Clock Generators APPLICATION NOTE. Prepared by: Apps Team, BIDC ON Semiconductor

The 74LVC1G11 provides a single 3-input AND gate.

TIP41, TIP41A, TIP41B, TIP41C (NPN); TIP42, TIP42A, TIP42B, TIP42C (PNP) Complementary Silicon Plastic Power Transistors

120 V AC, Low Cost, Dimmable, Linear, Parallel to Series LED Driving Circuit

Local Interconnect Network (LIN) Physical Interface

Device Application Topology Efficiency Input Power Power Factor THD NSIC2030JB, NSIC2050JB R4 Q2 Q1 R9

CAT28C64B F R E E. 64K-Bit CMOS PARALLEL EEPROM L E A D FEATURES DESCRIPTION BLOCK DIAGRAM

How To Fit A 2Mm Exposed Pad To A Dfn Package

CAN bus ESD protection diode

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

MARKING DIAGRAMS LOGIC DIAGRAM PDIP 16 P SUFFIX CASE 648 DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

Quad 2-input NAND Schmitt trigger

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

MJD112 (NPN), MJD117 (PNP) Complementary Darlington Power Transistors. DPAK For Surface Mount Applications

1N5820, 1N5821, 1N5822. Axial Lead Rectifiers SCHOTTKY BARRIER RECTIFIERS 3.0 AMPERES 20, 30, 40 VOLTS

8-bit binary counter with output register; 3-state

SC728/SC729. 2A Low Vin, Very Low Ron Load Switch. POWER MANAGEMENT Features. Description. Applications. Typical Application Circuit SC728 / SC729

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

Transcription:

High peed CAN Transceiver The NCV CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus and may be used in both V and V systems. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller. The NCV is an addition to the CAN high speed transceiver family complementing NCVx CAN stand alone transceivers and previous generations such as AMI, AMI0x, etc. Due to the wide common mode voltage range of the receiver inputs and other design features, the NCV is able to reach outstanding levels of electromagnetic susceptibility (EM). imilarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals. KEY FEATURE General Compatible with the IO 9 tandard High peed (up to Mbps) V IO Pin on NCVD Version Allowing Direct Interfacing with V to V Microcontrollers EN Pin on NCVDE Version Allowing witching the Transceiver to a Very Low Current OFF Mode Excellent Electromagnetic usceptibility (EM) Level Over Full Frequency Range. Very Low Electromagnetic Emissions (EME) Low EME also Without Common Mode (CM) Choke Bus Pins Protected Against > kv ystem ED Pulses Transmit Data () Dominant Time out Function Under all upply Conditions the Chip Behaves Predictably. No Disturbance of the Bus Lines with an Unpowered Node Bus Pins hort Circuit Proof to upply Voltage and Ground Bus Pins Protected Against Transients in an Automotive Environment Thermal Protection These are Pb Free Devices Quality NCV Prefix for Automotive and Other Applications Requiring Unique ite and Control Change Requirements; AEC Q00 Qualified and PPAP Capable Typical Applications Automotive Industrial Networks OIC CAE AZ PIN AIGNMENT MARKING DIAGRAM NV y ALYW NV = pecific Device Code y =, 0, or E A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb Free Package NCV NCVDRG (Top View) NCV 0 NCVD0RG (Top View) NCV E NCVDERG (Top View) V IO NC EN ORDERING INFORMATION ee detailed ordering and shipping information in the package dimensions section on page 0 of this data sheet. emiconductor Components Industries, LLC, 0 October, 0 Rev. 0 Publication Order Number: NCV/D

Table. KEY TECHNICAL CHARACTERITIC AND OPERATING RANGE ymbol Parameter Conditions Min Max Unit Power supply voltage.. V V UV Undervoltage detection voltage.. V on pin V DC voltage at pin 0 < <. V; no time limit 0 +0 V V DC voltage at pin 0 < <. V; no time limit 0 +0 V V,L DC voltage between and pin 0 < <. V 0 +0 V V,Lmax DC voltage at pin and during load dump condition V ED Electrostatic discharge voltage IEC 000 at pins and 0 < <. V, less than one second + V kv V O(dif)(bus_dom) Differential bus output voltage in dominant state < R LT <. V CM range Input common mode range for comparator Guaranteed differential receiver threshold and leakage current 0 + V I CC upply current Dominant; V = 0 V Recessive; V =.. ma I CC upply current in silent mode.. ma t pd Propagation delay to ee Figure 90 ns T J Junction temperature 0 0 C

BLOCK DIAGRAM V IO /NC V IO NCV Timer Thermal shutdown Mode control Driver control EN() COMP RB000 () Only present in the NCVDERG () Connected to on versions without V IO pin Figure. Block Diagram of NCV Table. NCV: PIN FUNCTION DECRIPTION Pin Number Pin Name Pin Type Pin Function digital input, internal pull up Transmit data input; low input dominant driver ground Ground supply upply voltage digital output Receive data output; dominant bus low output NC not connected Not connected, NCV 0 version only V IO supply upply voltage for digital inputs/outputs, NCV Version only EN digital input, internal pull down Enable control input, NCV E version only high voltage input/output Low level CAN bus line (low in dominant mode) high voltage input/output High level CAN bus line (high in dominant mode) digital input, internal pull down ilent mode control input

APPLICATION INFORMATION VBAT V reg V reg V IO. Micro controller NCV R LT = 0 R LT = 0 RB000 CAN BU Figure. NCV Application Diagram VBAT V reg. Micro controller EN NCV R LT = 0 R LT = 0 RB000 CAN BU Figure. NCV E Application diagram

FUNCTIONAL DECRIPTION NCV has three versions which differ from each other only by function of pin. (ee also Table ) NCV : Pin is V IO pin, which is supply pin for transceiver digital inputs/output (supplying pins,,, EN). The V IO pin should be connected to microcontroller supply pin. By using V IO supply pin shared with microcontroller the I/O levels between microcontroller and transceiver are properly adjusted. This allows in applications with microcontroller supply down to V to easy communicate with the transceiver. (ee Figure ) NCV 0: Pin is not connected. This version is full replacement of the previous generation CAN transceiver AMI00. NCV E: Pin is digital enable pin which allows transceiver to be switched off with very low supply current. OPERATING MODE The NCV modes of operation are provided as illustrated in Table. These modes are selectable through pin and also EN in case of NCV E. Table. OPERATING MODE Mode Pin Pin EN (Note ) Pin,L Pins Normal 0 0 Dominant 0 0 Recessive ilent X Recessive X Dominant (Note ) 0 Off (Note ) X 0 X floating floating. Only applicable to NCV E. X = don t care. CAN bus driven to dominant by another transceiver on the bus Normal Mode In the normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins and. The slopes on the bus lines outputs are optimized to give low EME. ilent Mode In the silent mode, the transmitter is disabled. The bus pins are in recessive state independent of input. Transceiver listens to the bus and provides data to controller, but controller is prevented from sending any data to the bus. Off Mode In Off mode, complete transceiver is disabled and consumes very low current. The CAN pins are floating not loading the CAN bus. Over temperature Detection A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 0 C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off state resets when the temperature decreases below the shutdown threshold and pin goes high. The thermal protection circuit is particularly needed in case of the bus line short circuits. Dominant Time out Function A dominant time out timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication) if pin is forced permanently low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin. If the duration of the low level on pin exceeds the internal timer value t dom, the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on pin. This dominant time out time (t dom() ) defines the minimum possible bit rate to kbps. Fail afe Features A current limiting circuit protects the transmitter output stage from damage caused by accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition. The pins and are protected from automotive electrical transients (according to IO ; Figure ). Internally, pin is pulled high, pin EN and low should the input become disconnected. Pins,, EN and will be floating, preventing reverse supply should the supply be removed.

Definitions: All voltages are referenced to (pin ). Positive currents flow into the IC. inking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin. Table. ABOLUTE MAXIMUM RATING ymbol Parameter Conditions Min Max Unit V sup upply voltage 0. + V V DC voltage at pin 0 < <. V; no time limit 0 +0 V V DC voltage at pin 0 < <. V; no time limit 0 +0 V V IOs DC voltage at pin,,, EN, V IO Notes and 0. V V esd V schaff Electrostatic discharge voltage at all pins according to EIA JED Electrostatic discharge voltage at,, pins according to EIA JED Electrostatic discharge voltage at, pins According to IEC 000 tandardized charged device model ED pulses according to ED TM.. 999 Transient voltage at, pins, ee Figure Note kv Note kv Note kv 0 0 V Note 0 00 V Latch up tatic latch up at all pins Note 9 0 ma T stg torage temperature +0 C T J Maximum junction temperature 0 +0 C tresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.. EN pin Only available on NCV E version. V IO pin Only available on NCV version. tandardized human body model electrostatic discharge (ED) pulses in accordance to EIA JED. Equivalent to discharging a 00 pf capacitor through a. k resistor.. ystem human body model electrostatic discharge (ED) pulses. Equivalent to discharging a 0 pf capacitor through a 0 resistor referenced to. Verified by external test house. Pulses, a,a and b according to IO part. Results were verified by external test house. 9. tatic latch up immunity: tatic latch up protection level when tested according to EIA/JED. Table. THERMAL CHARACTERITIC ymbol Parameter Conditions Value Unit R JA_ Thermal Resistance Junction to Air, 0P PCB (Note 0) Free air K/W R JA_ Thermal Resistance Junction to Air, P PCB (Note ) Free air K/W 0. Test board according to EIA/JEDEC tandard JED, signal layer with 0% trace coverage.. Test board according to EIA/JEDEC tandard JED, signal layers with 0% trace coverage.

ELECTRICAL CHARACTERITIC =. V to. V; V IO =. V to. V; T J = 0 C to +0 C; R LT = 0 unless specified otherwise. On chip versions without V IO pin reference voltage for all digital inputs and outputs is instead of V IO. Table. CHARACTERITIC ymbol Parameter Conditions Min Typ Max Unit UPPLY (Pin ) I CC upply current in normal mode Dominant; V = 0 V Recessive; V = V IO. 0.. ma I CC upply current in silent mode... ma I CCOFF upply current in OFF mode on NCV E version only A I CCOFF upply current in OFF mode NCV E version only T J 00 C, Note 0 A V UVDVCC Undervoltage detection voltage on pin.. V UPPLY (Pin V IO ) on NCV Version Only V iorange upply voltage range on pin V IO.. V I IO upply current on pin V IO normal mode Dominant; V = 0 V 00 Recessive; V = V IO 0 0 00 A I IO upply current on pin V IO silent mode Bus is recessive; V = V IO A V UVDVIO Undervoltage detection voltage on V IO pin... V TRANMITTER DATA INPUT (Pin ) V IH High level input voltage, on NCV version only Output recessive 0. x V IO + V IO 0. V V IH High level input voltage, on NCV and NCV E versions only Output recessive. + 0. V V IL Low level input voltage Output dominant 0. +0. x V IO V R pin pull up 0 0 k C i Input capacitance Note 0 pf TRANMITTER MODE ELECT (Pin and EN) V IH High level input voltage, on NCV version only ilent mode 0. x V IO + V IO 0. V V IH High level input voltage on NCV and NCV E versions only ilent or enable mode. + 0. V V IL Low level input voltage Normal mode 0. 0. x V IO V R,EN and EN pin pull down Note 0... M C i Input capacitance Note 0 pf RECEIVER DATA OUTPUT (Pin ) I OH High level output current Normal mode V = V IO 0. V 0. 0. ma I OL Low level output current V = 0. V. ma BU LINE (Pins and ). EN pin Only available on NCV E version. Not tested in production. Guaranteed by design and prototype evaluation.

Table. CHARACTERITIC ymbol BU LINE (Pins and ) V o(reces) (norm) I o(reces) () Parameter Recessive bus voltage on pins and Conditions V = V IO ; no load normal mode Recessive output current at pin 0 V < V < + V; 0 V < <. V I o(reces) () Recessive output current at pin 0 V < V < + V; 0 V < <. V Min Typ Max Unit.0..0 V. +. ma. +. ma I LI() Input leakage current to pin 0 < R( to ) < M 0 0 0 A I LI() Input leakage current to pin V = V = V 0 0 0 A V o(dom) () Dominant output voltage at pin V = 0 V; =. V to. V V o(dom) () Dominant output voltage at pin V = 0 V; =. V to. V V o(dif) (bus_dom) V o(dif) (bus_rec) V o(sym) (bus_dom) Differential bus output voltage (V V ) Differential bus output voltage (V V ) Bus output voltage symmetry V + V V = 0 V; dominant; =. V to. V < R LT < V = V IO ; recessive; no load V = 0 V =. V to. V.0.. V 0... V...0 V 0 0 +0 mv 0.9. I o(sc) () hort circuit output current at pin V = 0 V; V = 0 V 90 0 0 ma I o(sc) () hort circuit output current at pin V = V; V = 0 V 0 0 00 ma V i(dif) (th) Differential receiver threshold voltage V < V < + V; V < V < + V; V ihcm(dif) (th) R i(cm) () R i(cm) () R i(cm) (m) Differential receiver threshold voltage for high common mode Common mode input resistance at pin Common mode input resistance at pin Matching between pin and pin common mode input resistance 0 V < V < + V; 0 V < V < + V; 0. 0. 0.9 V 0.0 0..0 V k k V = V 0. 0 +0. % R i(dif) Differential input resistance 0 k C i() Input capacitance at pin V = V IO ; not tested. 0 pf C i() Input capacitance at pin V = V IO ; not tested. 0 pf C i(dif) Differential input capacitance V = V IO ; not tested. 0 pf THERMAL HUTDOWN T J(sd) hutdown junction temperature Junction temperature rising 0 0 00 C TIMING CHARACTERITIC (see Figures and ) t d( BUon) Delay to bus active C i = 00 pf between to t d( BUoff) Delay to bus inactive C i = 00 pf between to ns ns t d(buon ) Delay bus active to C rxd = pf 0 ns t d(buoff ) Delay bus inactive to C rxd = pf 0 ns t pd Propagation delay to (both edges) C i = 00 pf between to 90 0 ns t dom() dominant time for time out V = 0 V.. ms. EN pin Only available on NCV E version. Not tested in production. Guaranteed by design and prototype evaluation.

MEAUREMENT ETUP AND DEFINITION + V 00 nf V IO /EN nf NCV Transient Generator pf nf RB000 Figure. Test Circuit for Automotive Transients + V 00 nf uf V IO /EN NCV RL RB000 00 pf pf Figure. Test Circuit for Timing Characteristics 9

recessive dominant recessive 0% 0% 0.9 V V i(dif) = V V 0. V 0. x () 0. x () t d(buon) t d(buon ) t d(buoff) t d(buoff ) t pd () On NCV is replaced by V IO t pd RB009 Figure. Transceiver Timing Diagram DEVICE ORDERING INFORMATION Part Number NCVDRG NCVD0RG NCVDERG Description High peed CAN Transceiver with V IO pin High peed CAN Transceiver with pin NC High peed CAN Transceiver with EN pin Temperature Range Package hipping 0 C to + C OIC 0 GREEN (Matte n, JEDEC M 0) (Pb Free) 000 / Tape & Reel For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging pecifications Brochure, BRD0/D. 0

PACKAGE DIMENION OIC CAE AZ IUE O

ON emiconductor and are registered trademarks of emiconductor Components Industries, LLC (CILLC). CILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of CILLC s product/patent coverage may be accessed at www.onsemi.com/site/pdf/patent Marking.pdf. CILLC reserves the right to make changes without further notice to any products herein. CILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does CILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in CILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. CILLC does not convey any license under its patent rights nor the rights of others. CILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the CILLC product could create a situation where personal injury or death may occur. hould Buyer purchase or use CILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold CILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that CILLC was negligent regarding the design or manufacture of the part. CILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON emiconductor P.O. Box, Denver, Colorado 0 UA Phone: 0 or 00 0 Toll Free UA/Canada Fax: 0 or 00 Toll Free UA/Canada Email: orderlit@onsemi.com N. American Technical upport: 00 9 Toll Free UA/Canada Europe, Middle East and Africa Technical upport: Phone: 90 90 Japan Customer Focus Center Phone: 00 ON emiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local ales Representative NCV/D