INTEGRATED CIRCUITS. For a complete data sheet, please also download:



Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

3-to-8 line decoder, demultiplexer with address latches

DATA SHEET. HEF40193B MSI 4-bit up/down binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. HEF4508B MSI Dual 4-bit latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

DATA SHEET. HEF4017B MSI 5-stage Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. HEF40374B MSI Octal D-type flip-flop with 3-state outputs. For a complete data sheet, please also download: INTEGRATED CIRCUITS

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

74AC138 74ACT138 1-of-8 Decoder/Demultiplexer

74HC138; 74HCT to-8 line decoder/demultiplexer; inverting

74HC238; 74HCT to-8 line decoder/demultiplexer

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

1-of-4 decoder/demultiplexer

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

MM74HC273 Octal D-Type Flip-Flops with Clear

74HC154; 74HCT to-16 line decoder/demultiplexer

MM74HC174 Hex D-Type Flip-Flops with Clear

HCF4010B HEX BUFFER/CONVERTER (NON INVERTING)

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

CD4013BC Dual D-Type Flip-Flop

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

MM74C74 Dual D-Type Flip-Flop

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

HCF4028B BCD TO DECIMAL DECODER

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger

HCF4001B QUAD 2-INPUT NOR GATE

.LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M74HC154 4 TO 16 LINE DECODER/DEMULTIPLEXER. HIGH SPEED tpd = 15 ns (TYP.) at VCC =5V

MM74HC4538 Dual Retriggerable Monostable Multivibrator

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

8-bit binary counter with output register; 3-state

MM54C150 MM74C Line to 1-Line Multiplexer

74HC165; 74HCT bit parallel-in/serial out shift register

8-bit synchronous binary down counter

74F168*, 74F169 4-bit up/down binary synchronous counter

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

74HCU General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter

MM74HC14 Hex Inverting Schmitt Trigger

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

Obsolete Product(s) - Obsolete Product(s)

74HC02; 74HCT General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

NLX1G74. Single D Flip-Flop

74HC573; 74HCT General description. 2. Features and benefits. Octal D-type transparent latch; 3-state

74AC191 Up/Down Counter with Preset and Ripple Clock

74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

MC74AC138, MC74ACT of-8 Decoder/Demultiplexer

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

The 74LVC1G11 provides a single 3-input AND gate.

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

74HC4067; 74HCT channel analog multiplexer/demultiplexer

Low-power configurable multiple function gate

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

74HC393; 74HCT393. Dual 4-bit binary ripple counter

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

Hex buffer with open-drain outputs

74HC4040; 74HCT stage binary ripple counter

Triple single-pole double-throw analog switch

74HC2G02; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

The 74LVC1G04 provides one inverting buffer.

74AUP1G General description. 2. Features and benefits. Low-power D-type flip-flop with set and reset; positive-edge trigger

SELF-OSCILLATING HALF-BRIDGE DRIVER

MARKING DIAGRAMS LOGIC DIAGRAM PDIP 16 P SUFFIX CASE 648 DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

CD4008BM CD4008BC 4-Bit Full Adder

CD4013BC Dual D-Type Flip-Flop

HCF4081B QUAD 2 INPUT AND GATE

HCC4541B HCF4541B PROGRAMMABLE TIMER

74HC74; 74HCT General description. 2. Features and benefits. 3. Ordering information

8-channel analog multiplexer/demultiplexer

Low-power D-type flip-flop; positive-edge trigger; 3-state

. HIGH SPEED .LOW POWER DISSIPATION .COMPATIBLE WITH TTL OUTPUTS M54HCT27 M74HCT27 TRIPLE 3-INPUT NOR GATE. tpd = 9 ns (TYP.

MADR TR. Single Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. V1. Functional Schematic. Features.

Quad 2-input NAND Schmitt trigger

SN74LS74AMEL. Dual D Type Positive Edge Triggered Flip Flop LOW POWER SCHOTTKY

DM74121 One-Shot with Clear and Complementary Outputs

DM74LS153 Dual 1-of-4 Line Data Selectors/Multiplexers

Fairchild Solutions for 133MHz Buffered Memory Modules

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC6 74C/CT/CU/CMOS ogic Family Specifications The IC6 74C/CT/CU/CMOS ogic Package Information The IC6 74C/CT/CU/CMOS ogic Package Outlines 74C/CT4515 4-to-16 line decoder/demultiplexer with File under Integrated Circuits, IC6 September 93

74C/CT4515 FEATURES Inverting outputs Output capability: standard I CC category: MSI GENERA DESCRIPTION The 74C/CT4515 are high-speed Si-gate CMOS devices and are pin compatible with 4515 of the 4B series. They are specified in compliance with JEDEC standard no. 7A. The 74C/CT4515 are 4-to-16 line decoders/demultiplexers having four binary weighted address inputs (A to A 3 ) with latches, a latch enable input (E), and an active OW enable input (E). The 16 inverting outputs (Q to Q 15 ) are mutually exclusive active OW. When E is IG, the selected output is determined by the data on A n. When E goes OW, the last data present at A n are stored in the latches and the outputs remain stable. When E is OW, the selected output, determined by the contents of the latch, is OW. When E is IG, all outputs are IG. The enable input (E) does not affect the state of the latch. When the 4515 is used as a demultiplexer, E is the data input and A to A 3 are the address inputs. QUICK REFERENCE DATA GND = V; T amb =25 C; t r =t f = 6 ns SYMBO PARAMETER CONDITIONS C TYPICA CT UNIT t P / t P propagation delay A n to Q n C = 15 pf; V CC =5 V 25 26 ns C I input capacitance 3.5 3.5 pf C PD power dissipation capacitance per package notes 1 and 2 44 46 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1.5 V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. September 93 2

74C/CT4515 PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 1 E latch enable input (active IG) 2, 3, 21, 22 A to A 3 address inputs 11, 9, 1, 8, 7, 6, 5, 4,18, 17, 2,, 14, 13, 16, 15 Q to Q 15 multiplexer outputs (active OW) 12 GND ground ( V) 23 E enable input (active OW) 24 V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. September 93 3

September 93 4 Philips Semiconductors 74C/CT4515 Fig.4 Functional diagram. APPICATIONS Digital multiplexing Address decoding exadecimal/bcd decoding FUNCTION TABE Notes 1. E = IG = IG voltage level = OW voltage level X = don t care INPUTS OUTPUTS E A A 1 A 2 A 3 Q Q 1 Q 2 Q 3 Q 4 Q 5 Q 6 Q 7 Q 8 Q 9 Q 1 Q 11 Q 12 Q 13 Q 14 Q 15 X X X X

74C/CT4515 Fig.5 ogic diagram. September 93 5

74C/CT4515 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI AC CARACTERISTICS FOR 74C GND = V; t r =t f = 6 ns; C = 5 pf SYMBO t P / t P t P / t P t P / t P PARAMETER propagation delay 8 A n to Q n 29 23 propagation delay 66 E to Q n 24 propagation delay 5 E to Q n 18 14 t T / t T output transition time 7 6 t W t su t h latch enable pulse width IG set-up time A n to E hold time A n to E T amb ( C) 74C +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. 75 15 13 9 18 15 14 5 4 28 1 8 11 4 3 25 5 43 225 45 38 175 35 3 75 15 13 95 16 115 23 2 315 63 54 28 56 48 22 44 37 95 16 11 22 135 27 23 375 75 64 34 68 58 265 53 45 11 22 UNIT TEST CONDITIONS V CC (V) ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. WAVEFORMS Fig.7 Fig.7 Fig.7 September 93 6

74C/CT4515 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT A n E E UNIT OAD COEFFICIENT.65 1.4 1. AC CARACTERISTICS FOR 74CT GND = V; t r =t f = 6 ns; C = 5 pf T amb ( C) TEST CONDITIONS 3 55 69 83 ns 29 5 63 75 ns 18 4 5 6 ns 74CT SYMBO PARAMETER UNIT V WAVEFORMS +25 4 to+85 4 to +125 CC (V) min. typ. max. min. max. min. max. t P / t P propagation delay A n to Q n t P / t P propagation delay E to Q n t P / t P propagation delay E to Q n t T / t T output transition time 7 15 22 ns t W t su t h latch enable pulse width IG set-up time A n to E hold time A n to E 16 3 2 24 ns Fig.7 18 9 23 27 ns Fig.7 3 2 3 3 ns Fig.7 September 93 7

74C/CT4515 AC WAVEFORMS (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the input (A n, E, E) to output (Q n ) propagation delays and the output transition times. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Fig.7 Waveforms showing the minimum pulse width of the latch enable input (E) and the set-up and hold times for E to A n. Set-up and hold times are shown as positive values but may be specified as negative values. PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. September 93 8