CD4017BC CD4022BC Decade Counter/Divider with 10 Decoded Outputs Divide-by-8 Counter/Divider with 8 Decoded Outputs

Similar documents
CD4013BC Dual D-Type Flip-Flop

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

CD4013BC Dual D-Type Flip-Flop

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

MM74HC174 Hex D-Type Flip-Flops with Clear

MM74HC273 Octal D-Type Flip-Flops with Clear

MM74HC14 Hex Inverting Schmitt Trigger

DM74LS151 1-of-8 Line Data Selector/Multiplexer

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

CD4040BC, 12-Stage Ripple Carry Binary Counters CD4060BC, 14-Stage Ripple Carry Binary Counters

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

CD4027BM CD4027BC Dual J-K Master Slave Flip-Flop with Set and Reset

DM74LS157 DM74LS158 Quad 2-Line to 1-Line Data Selectors/Multiplexers

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

MM74HC4538 Dual Retriggerable Monostable Multivibrator

MM74C74 Dual D-Type Flip-Flop

DM74LS00 Quad 2-Input NAND Gate

DM74LS05 Hex Inverters with Open-Collector Outputs

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

DM74LS112A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

74AC191 Up/Down Counter with Preset and Ripple Clock

DM74LS153 Dual 1-of-4 Line Data Selectors/Multiplexers

74F74 Dual D-Type Positive Edge-Triggered Flip-Flop

CD4008BM CD4008BC 4-Bit Full Adder


74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

74AC138 74ACT138 1-of-8 Decoder/Demultiplexer

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

DM74LS47 BCD to 7-Segment Decoder/Driver with Open-Collector Outputs

74F675A 16-Bit Serial-In, Serial/Parallel-Out Shift Register

CD4093BM CD4093BC Quad 2-Input NAND Schmitt Trigger

DM74121 One-Shot with Clear and Complementary Outputs

DM74157 Quad 2-Line to 1-Line Data Selectors/Multiplexers

Description. Table 1. Device summary. Order code Temperature range Package Packaging Marking

HCF4081B QUAD 2 INPUT AND GATE

HCF4070B QUAD EXCLUSIVE OR GATE

CD4511BM CD4511BC BCD-to-7 Segment Latch Decoder Driver

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

Obsolete Product(s) - Obsolete Product(s)

MC14008B. 4-Bit Full Adder

MC14175B/D. Quad Type D Flip-Flop

. MEDIUM SPEED OPERATION - 8MHz . MULTI-PACKAGE PARALLEL CLOCKING FOR HCC4029B HCF4029B PRESETTABLE UP/DOWN COUNTER BINARY OR BCD DECADE

54191 DM54191 DM74191 Synchronous Up Down 4-Bit Binary Counter with Mode Control

5495A DM Bit Parallel Access Shift Registers

DM54161 DM74161 DM74163 Synchronous 4-Bit Counters

HCF4001B QUAD 2-INPUT NOR GATE

74VHC112 Dual J-K Flip-Flops with Preset and Clear

MC14001B Series. B Suffix Series CMOS Gates MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

HCF4028B BCD TO DECIMAL DECODER

HCF4010B HEX BUFFER/CONVERTER (NON INVERTING)

CAT28C64B F R E E. 64K-Bit CMOS PARALLEL EEPROM L E A D FEATURES DESCRIPTION BLOCK DIAGRAM

DM74LS373/DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

HCC/HCF4032B HCC/HCF4038B

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

54LS193 DM54LS193 DM74LS193 Synchronous 4-Bit Up Down Binary Counters with Dual Clock

HCC4541B HCF4541B PROGRAMMABLE TIMER

DATA SHEET. HEF40374B MSI Octal D-type flip-flop with 3-state outputs. For a complete data sheet, please also download: INTEGRATED CIRCUITS

HCC/HCF4027B DUAL-J-K MASTER-SLAVE FLIP-FLOP

54LS169 DM54LS169A DM74LS169A Synchronous 4-Bit Up Down Binary Counter

MM54C150 MM74C Line to 1-Line Multiplexer

.LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M74HC154 4 TO 16 LINE DECODER/DEMULTIPLEXER. HIGH SPEED tpd = 15 ns (TYP.) at VCC =5V

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Features. Instruction. Decoder Control Logic, And Clock Generators. Address Compare amd Write Enable. Protect Register V PP.

54157 DM54157 DM74157 Quad 2-Line to 1-Line Data Selectors Multiplexers

1-of-4 decoder/demultiplexer

Quad 2-Line to 1-Line Data Selectors Multiplexers

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

MADR TR. Single Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. V1. Functional Schematic. Features.

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

HIGH SPEED-10 MBit/s LOGIC GATE OPTOCOUPLERS

DATA SHEET. HEF40193B MSI 4-bit up/down binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

Features INSTRUCTION DECODER CONTROL LOGIC AND CLOCK GENERATORS COMPARATOR AND WRITE ENABLE EEPROM ARRAY READ/WRITE AMPS 16

5485 DM5485 DM Bit Magnitude Comparators

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

3-to-8 line decoder, demultiplexer with address latches

DATA SHEET. HEF4508B MSI Dual 4-bit latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

DM74184 DM74185A BCD-to-Binary and Binary-to-BCD Converters

DM54LS260 DM74LS260 Dual 5-Input NOR Gate

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. 4. Functional Schematic. Features.

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

Description. Table 1. Device summary. Order code Temperature range Package Packing Marking

8-bit binary counter with output register; 3-state

DATA SHEET. HEF4017B MSI 5-stage Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch)

74HC393; 74HCT393. Dual 4-bit binary ripple counter

. HIGH SPEED .LOW POWER DISSIPATION .COMPATIBLE WITH TTL OUTPUTS M54HCT27 M74HCT27 TRIPLE 3-INPUT NOR GATE. tpd = 9 ns (TYP.

. HIGH SPEED .LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M54/M74HC190 M54/M74HC191 4 BIT SYNCHRONOUS UP/DOWN COUNTERS. fmax = 48 MHz (TYP.

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

Transcription:

October 1987 Revised January 1999 CD4017BC CD4022BC Decade Counter/Divider with 10 Decoded Outputs Divide-by-8 Counter/Divider with 8 Decoded Outputs General Description The CD4017BC is a 5-stage divide-by-10 Johnson counter with 10 decoded outputs and a carry out bit. The CD4022BC is a 4-stage divide-by-8 Johnson counter with 8 decoded outputs and a carry-out bit. These counters are cleared to their zero count by a logical 1 on their reset line. These counters are advanced on the positive edge of the clock signal when the clock enable signal is in the logical 0 state. The configuration of the CD4017BC and CD4022BC permits medium speed operation and assures a hazard free counting sequence. The 10/8 decoded outputs are normally in the logical 0 state and go to the logical 1 state only at their respective time slot. Each decoded output remains high for 1 full clock cycle. The carry-out signal completes a full cycle for every 10/8 clock input cycles and is used as a ripple carry signal to any succeeding stages. Ordering Code: Features Wide supply voltage range: 3.0V to 15V High noise immunity: 0.45 V DD (typ.) Low power Fan out of 2 driving 74L TTL compatibility: or 1 driving 74LS Medium speed operation: 5.0 MHz (typ.) with 10V V DD Low power: 10 µw (typ.) Fully static operation Applications Automotive Instrumentation Medical electronics Alarm systems Industrial electronics Remote metering Order Number Package Number Package Description CD4017BCM M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow CD4017BCSJ M16D 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide CD4017BCN N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide CD4022BCM M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow CD4022BCN N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter X to the ordering code. Connection Diagrams Pin Assignments for DIP, SOIC and SOP CD4017B Top View Pin Assignments for DIP and SOIC CD4022B Top View CD4017BC CD4022BC Decade Counter/Divider with 10 Decoded Outputs Divide-by-8 Counter/Divider with 8 Decoded Outputs 1999 Fairchild Semiconductor Corporation DS005950.prf www.fairchildsemi.com

CD4017BC CD4022BC Logic Diagrams CD4017B Terminal No. 8 = GND Terminal No. 16 = V DD CD4022B Terminal No. 16 = V DD Terminal No. 8 = GND www.fairchildsemi.com 2

Absolute Maximum Ratings(Note 1) (Note 2) DC Supply Voltage (V DD ) 0.5 V DC to +18 V DC Input Voltage (V IN ) 0.5 V DC to V DD +0.5 V DC Storage Temperature (T S ) 65 C to +150 C Power Dissipation (P D ) Dual-In-Line 700 mw Small Outline 500 mw Lead Temperature (T L ) (Soldering, 10 seconds) 260 C Recommended Operating Conditions (Note 2) DC Supply Voltage (V DD ) +3 V DC to +15 V DC Input Voltage (V IN ) 0 to V DD V DC Operating Temperature Range (T A ) 40 C to +85 C Note 1: Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed, they are not meant to imply that the devices should be operated at these limits. The table of Recommended Operating Conditions and Electrical Characteristics provides conditions for actual device operation. Note 2: V SS = 0V unless otherwise specified. CD4017BC CD4022BC DC Electrical Characteristics (Note 2) Symbol Parameter Conditions 40 C +25 +85 C Min Max Min Typ Max Min Max Units I DD Quiescent Device V DD = 5V 20 0.5 20 150 µa Current V DD = 10V 40 1.0 40 300 µa V DD = 15V 80 5.0 80 600 µa V OL LOW Level I O < 1.0 µa Output Voltage V DD = 5V 0.05 0 0.05 0.05 V V DD = 10V 0.05 0 0.05 0.05 V V DD = 15V 0.05 0 0.05 0.05 V V OH HIGH Level I O < 1.0 µa Output Voltage V DD = 5V 4.95 4.95 5 4.95 V V DD = 10V 9.95 9.95 10 9.95 V V DD = 15V 14.95 14.95 15 14.95 V V IL LOW Level I O < 1.0 µa Input Voltage V DD = 5V, V O = 0.5V or 4.5V 1.5 1.5 1.5 V V DD = 10V, V O = 1.0V or 9.0V 3.0 3.0 3.0 V V DD = 15V, V O = 1.5V or 13.5V 4.0 4.0 4.0 V V IH HIGH Level I O < 1.0 µa Input Voltage V DD = 5V, V O = 0.5V or 4.5V 3.5 3.5 3.5 V V DD = 10V, V O = 1.0V or 9.0V 7.0 7.0 7.0 V V DD = 15V, V O = 1.5V or 13.5V 11.0 11.0 11.0 V I OL LOW Level Output V DD = 5V, V O = 0.4V 0.52 0.44 0.88 0.36 ma Current (Note 3) V DD = 10V, V O = 0.5V 1.3 1.1 2.25 0.9 ma V DD = 15V, V O = 1.5V 3.6 3.0 8.8 2.4 ma I OH HIGH Level Output V DD = 5V, V O = 4.6V 0.2 0.16 0.36 0.12 ma Current (Note 3) V DD = 10V, V O = 9.5V 0.5 0.4 0.9 0.3 ma V DD = 15V, V O = 13.5V 1.4 1.2 3.5 1.0 ma I IN Input Current V DD = 15V, V IN = 0V 0.3 10 5 0.3 1.0 µa V DD = 15V, V IN = 15V 0.3 10 5 0.3 1.0 µa Note 3: I OL and I OH are tested one output at a time. 3 www.fairchildsemi.com

CD4017BC CD4022BC AC Electrical Characteristics (Note 4) T A = 25 C, C L = 50 pf, R L = 200k, t rcl and t fcl = 20 ns, unless otherwise specified Symbol Parameter Conditions Min Typ Max Units CLOCK OPERATION t PHL, t PLH Propagation Delay Time Carry Out Line V DD = 5V 415 800 ns V DD = 10V 160 320 ns V DD = 15V 130 250 ns Carry Out Line V DD = 5V 240 480 ns V DD = 10V C L = 15 pf 85 170 ns V DD = 15V 70 140 ns Decode Out Lines V DD = 5V 500 1000 ns V DD = 10V 200 400 ns V DD = 15V 160 320 ns t TLH, t THL Transition Time Carry Out and Decode Out Lines t TLH V DD = 5V 200 360 ns V DD = 10V 100 180 ns V DD = 15V 80 130 ns t THL V DD = 5V 100 200 ns V DD = 10V 50 100 ns V DD = 15V 40 80 ns f CL Maximum Clock Frequency V DD = 5V Measured with 1.0 2 MHz V DD = 10V Respect to Carry 2.5 5 MHz V DD = 15V Output Line 3.0 6 MHz t WL, t WH Minimum Clock Pulse Width V DD = 5V 125 250 ns V DD = 10V 45 90 ns V DD = 15V 35 70 ns t rcl, t fcl Clock Rise and Fall Time V DD = 5V 20 µs V DD = 10V 15 µs V DD = 15V 5 µs t SU Minimum Clock Inhibit Data Setup Time V DD = 5V 120 240 ns V DD = 10V 40 80 ns V DD = 15V 32 65 ns C IN Average Input Capacitance 5 7.5 pf Note 4: AC Parameters are guaranteed by DC correlated testing. AC Electrical Characteristics (Note 4) T A = 25 C, C L = 50 pf, R L = 200k, t rcl and t fcl = 20 ns, unless otherwise specified Symbol Parameter Conditions Min Typ Max Units RESET OPERATION t PHL, tplh Propagation Delay Time Carry Out Line V DD = 5V 415 800 ns V DD = 10V 160 320 ns V DD = 15V 130 250 ns Carry Out Line V DD = 5V 240 480 ns V DD = 10V C L = 15 pf 85 170 ns V DD = 15V 70 140 ns Decode Out Lines V DD = 5V 500 1000 ns V DD = 10V 200 400 ns V DD = 15V 160 320 ns t W Minimum Reset V DD = 5V 200 400 ns Pulse Width V DD = 10V 70 140 ns V DD = 15V 55 110 ns t REM Minimum Reset V DD = 5V 75 150 ns Removal Time V DD = 10V 30 60 ns V DD = 15V 25 50 ns www.fairchildsemi.com 4

Timing Diagrams CD4017B CD4017BC CD4022BC CD4022B 5 www.fairchildsemi.com

CD4017BC CD4022BC Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D www.fairchildsemi.com 6

Physical Dimensions inches (millimeters) unless otherwise noted (Continued) LIFE SUPPORT POLICY 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-1, 0.300 Wide Package Number N16E FAIRCHILD S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com CD4017BC CD4022BC Decade Counter/Divider with 10 Decoded Outputs Divide-by-8 Counter/Divider with 8 Decoded Outputs Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.