Industrial Training. VLSI Design



Similar documents
Software Development

Name Qualification Designation Specialization Experience (in years)

Master Of Computer Application. Master Of Computer Application. Master Of Computer Application. Master Of Computer Application

Digital Systems Design! Lecture 1 - Introduction!!

Low Voltage Complementary Metal Oxide Semiconductor Based Internet of Things Enable Energy Efficient RAM Design on 40nm and 65nm FPGA

VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology

9/14/ :38

CoCubes Id Candidate Name Roll Number Current Degree Current Branch Date of Pre-Assess Slot Time Testing Lab AMAN BHARGAVA B.

ANDROID A Workshop on Android Application Development Organized by Computer Science & Engg Dept Lingaya s University

System / Verification: Performance & Debug Track Abstracts

MAJORS: Computer Engineering, Computer Science, Electrical Engineering

Selected Students for Rass Capital, MBA 2014 Batch, on 2 nd December, S. No Name Branch Result. 1 Amit Sinha MBA Selected

Digitale Signalverarbeitung mit FPGA (DSF) Soft Core Prozessor NIOS II Stand Mai Jens Onno Krah

FPGA Implementation of an Advanced Traffic Light Controller using Verilog HDL

3RC TIMES ENGINEERING RANKING SURVEY METHODOLOGY

SkyveBOTICS. A two days workshop on VoIP Controlled & Intelligent Robotics

Design and Verification of Nine port Network Router

INSTITUTE OF AERONAUTICAL ENGINEERING Dundigal, Hyderabad

Programmes Offered. Core Competency

Design and FPGA Implementation of a Novel Square Root Evaluator based on Vedic Mathematics

Quartus II Software Design Series : Foundation. Digitale Signalverarbeitung mit FPGA. Digitale Signalverarbeitung mit FPGA (DSF) Quartus II 1

On Campus Workshop Program

Echtzeittesten mit MathWorks leicht gemacht Simulink Real-Time Tobias Kuschmider Applikationsingenieur

EE360: Digital Design I Course Syllabus

ModelSim-Altera Software Simulation User Guide

design Synopsys and LANcity

Placement Brochure. Department of Electrical Engineering INDIAN INSTITUTE OF TECHNOLOGY DELHI

RESUME. Dr. Rudra Prakash Maheshwari. Indian Institute of Technology Roorkee , India. 25th June, 1960

Introduction to Digital System Design

The Most Advance Technologies based Design

RAPID PROTOTYPING OF DIGITAL SYSTEMS Second Edition

Maharaja Ranjit Singh Regional Campus, Ladhewali, Jalandhar

Evaluation at the module level followed by an exam at the end of each term

BSc in Computer Engineering, University of Cyprus

Information Booklet for MBA Program

Aims and Objectives. E 3.05 Digital System Design. Course Syllabus. Course Syllabus (1) Programmable Logic

Date of Reporting VENUE OF REPORTING S.N. ROLL_NO NAME PUNJAB NATIONAL BANK, CENTRAL STAFF COLLEGE, 8 UNDERHILL ROAD, CIVIL LINES, NEW DELHI

ESE 50 ISE 10 ESE ISE -

UTTARAKHAND TECHNICAL UNIVERSITY e-newsletter An Official e-newsletter of Uttarakhand Technical University, Dehradun

7a. System-on-chip design and prototyping platforms

System on Chip Platform Based on OpenCores for Telecommunication Applications

State-of-Art (SoA) System-on-Chip (SoC) Design HPC SoC Workshop

Guru Ghasidas Vishwavidyalaya, Bilaspur (C.G.) Institute of Technology. Electronics & Communication Engineering. B.

Comparative Study of Automated Testing Tools: Selenium, Quick Test Professional and Testcomplete

Academic Section. Information Brochure. NATIONAL INSTITUTE OF TECHNOLOGY KURUKSHETRA Institution of National Importance

Lesson 7: SYSTEM-ON. SoC) AND USE OF VLSI CIRCUIT DESIGN TECHNOLOGY. Chapter-1L07: "Embedded Systems - ", Raj Kamal, Publs.: McGraw-Hill Education

INTRODUCTION TO DIGITAL SYSTEMS. IMPLEMENTATION: MODULES (ICs) AND NETWORKS IMPLEMENTATION OF ALGORITHMS IN HARDWARE

EXPERIMENT 8. Flip-Flops and Sequential Circuits

Embedded Systems Engineering Certificate Program

Android Application Development

World-wide University Program

A First Course in Digital Design Using VHDL and Programmable Logic

8:00-8:50 8:50-9:40 9:40-10:30 10:30-11:20 11:20-12:10 12:10-1:00

International Journal of Advancements in Research & Technology, Volume 2, Issue3, March ISSN

ACM Survey on PhD Production in India for Computer Science and Information Technology

Product Development Flow Including Model- Based Design and System-Level Functional Verification

A DA Serial Multiplier Technique based on 32- Tap FIR Filter for Audio Application

VHDL Test Bench Tutorial

Best Practises for LabVIEW FPGA Design Flow. uk.ni.com ireland.ni.com

NanopowerCommunications: Enabling the Internet of Things OBJECTS TALK

FACULTY OF POSTGRADUATESTUDIES Master of Science in Computer Engineering The Future University

Workshop on Android and Applications Development

Educational (Android) App Development Toolkit for Students

Building an Embedded Processor System on a Xilinx Zync FPGA (Profiling): A Tutorial

STUDENT PROFILES M.TECH IN RADIO FREQUENCY DESIGN AND TECHNOLOGY

Karnataka State Open University & Academic Collaborators Examination Time-Table for Common Engineering Programm Jan-2012.

Tel.No Campus of Open Learning Keshav Puram Centre (University of Delhi) C-2, Keshav Puram, Delhi

CHAPTER 3 Boolean Algebra and Digital Logic

MASTER S DEGREE IN ENGINEERING

Agenda. Michele Taliercio, Il circuito Integrato, Novembre 2001

Implementation of Web-Server Using Altera DE2-70 FPGA Development Kit

KEEP IT SYNPLE STUPID

Lab 1: Full Adder 0.0

GURU GOBIND SINGH INDRAPRASTHA UNIVERSITY DWARKA, NEW DELHI

ELEC 5260/6260/6266 Embedded Computing Systems

Digital Systems. Syllabus 8/18/2010 1

UNIVERSITY OF DELHI

The WIMP51: A Simple Processor and Visualization Tool to Introduce Undergraduates to Computer Organization

PHP/MySQL Distance Learning Program

International Journal of Scientific & Engineering Research, Volume 4, Issue 6, June ISSN

Tailoring MBA (Software Enterprise Management) Curriculum: To Meet India s Growing IT Challenges

PROTOTYPE DEVELOPMENT OF FPGA BASED PS/2 MOUSE CONTROLLED PCB DRILL MACHINE

NIOS II Based Embedded Web Server Development for Networking Applications

ESP-CV Custom Design Formal Equivalence Checking Based on Symbolic Simulation

ECE232: Hardware Organization and Design. Part 3: Verilog Tutorial. Basic Verilog

Institute Profile. Indian institute of Technology (IIT)

DASA-2015 Undergraduate Admissions SAT Scores Cutoff for Round-1

CS 3530 Operating Systems. L02 OS Intro Part 1 Dr. Ken Hoganson

DASA-2015 Undergraduate Admissions SAT Scores Cutoff for Round-4

Designing a System-on-Chip (SoC) with an ARM Cortex -M Processor

Android Phone Controlled Robot Using Bluetooth

S.NO. SID NAME OF STUDENT NAME OF DEGREE ARVIND KUMAR Civil Engineering(Highways) CHIRAG BANSAL Civil Engineering(Highways)

ACM Survey on PhD Production in India in Computer Science

Transcription:

Industrial Training in VLSI Design (RTL using Verilog & FPGA Design Flow) (Live Project) (A Corporate Partner of IIT Delhi) Technology Partners of Cadence Design Systems. Vanguard Partner of Mentor Graphics (Worldwide EDA Giants) An Initiative by Industry Experts from Cadence, Atrenta & Patni with qualification from IITs and BITS-Pilani DKOP Labs Pvt. Ltd. Knowledge, Operations and Practices B-24, Lower Ground Floor, Sector 2, Noida 201301 Tel: 0120-4276796, 0120-4203797; Tel/Fax: 0120-4274237 Mob: +91-9971792797, +91-8527777611, +91-9540081114 Email: info@dkoplabs.com; Web: http://www.dkoplabs.com 1/10

MODULE TOPICS 1. VLSI design flow awareness MODULE 1: VLSI DESIGN FLOW MODULE 2: LINUX OPERATING SYSTEM & SHELL SCRIPTING 1. Introduction to Linux OS 2. Managing files and directories 3. Securing Files in Linux 4. Managing documents 5. Creating files using the vi editor 6. Automating tasks using shell scripts 7. Using conditional execution in shell scripts 8. Managing repetitive tasks using shell scripts 9. Advanced features functions, sed, awk, signal and traps MODULE 3: TCL/TK 1. Introduction 2. Data types, variables, assignments and expressions 3. Lists, arrays and associative arrays 4. Subroutines or Procedures 5. Control structures 6. File Input and Output 7. The world of regular expressions 8. More on TCL - trace, eval, exec, info, history, format 9. Tk frame, label, entry, check button, radio button, message box, scales, list box, scroll bar, text, menu, top level 10. Tk binding, packing, grid, canvas 11. Tk window manager commands, input focus, selection, update, grab, tkwait 12. Project in TCL-Tk MODULE 4: ADVANCED DIGITAL DESIGN 1. Introduction to digital design 2. Number representation, complements and Boolean logic 3. Basic logic gates and logic functions 4. Optimization techniques for logic functions 5. Designing combinational circuits 6. Analysis of combinational circuits like, adders, comparator, multiplier etc. 7. Designing synchronous sequential circuits 8. Analysis of sequential circuits Flip-Flops, registers, counters, and simple processor 9. Designing Asynchronous Sequential Circuits 10. Designing Finite State Machines (FSM) 11. Discussion - Special circuits like LFSR, FIFO, barrel shifter etc. 12. Case study - UART 1. Introduction to Verilog HDL MODULE 5: VERILOG HDL 2/10

2. Gate-Level modeling 3. Dataflow modeling 4. Operators 5. Data types 6. Modeling timing and delays 7. Behavioral modeling 8. Parameters, tasks and functions 9. Compiler directives 10. System tasks 11. File input/output 12. Switch-level modeling 13. User Defined Primitives 14. Design examples FSM, ALU, RAM, ROM, UART, Traffic light signal MODULE 6: SYNTHESIS FPGA DESIGN FLOW 1. Introduction to FPGAs and FPGA kits 2. Insight into FPGA Architecture 3. Writing RTL for FPGA flow 4. FPGA Design Flow using Xilinx FPGA Kit and Xilinx Tools 5. Using special FPGA Resources in design a. Block RAM b. DCM (Digital Clock Manager) c. Dedicated arithmetic functions 6. FPGA kit interfacing and configuration a. SSLED b. PS2 Keyboard MODULE 7: PROJECT WORK 1. Project Study 2. Design & Implementation using ModelSim simulator environment 3. Presentation 4. Document submission & Evaluation of Project 1. Resume Writing 2. Interview Facing Skills 3. Presentation Preparation & Delivery MODULE 8: SOFT SKILLS PROGRAM DETAILS Batches Commence in : January, February & July, August every year Total Seats : 60 (30 per batch) Duration : One Semester ( around twenty weeks ) (5 days/week, Mon-Fri, 4 hours/day) Fees : Rs 39,326/-(35,000 + 12.36%) per student Payment Terms: Rs 5,618/- (5000 + 12.36%) for registration 3/10

Rs 16,854/-(15000 + 12.36%) on joining Rs 16,854/-(15000 + 12.36%) in 2 nd month Payment can be done by DD/Cheque in favor of DKOP Labs Pvt Ltd payable at Noida or can be deposited in cash/netbanking. TOOLS Our labs are equipped with State-of-the-art Mentor Graphics EDA Tools, Windows/Linux based Open-Source EDA tools and demo versions of some industry tools. Verilog Design & Simulation Tools Open-Source SPICE Simulation Tools Xilinx ISE for FPGA flow MATLAB BENEFITS FOR THE STUDENTS Helps you in understanding the practical and industrial applications of academic curriculum Build your knowledge to develop innovative projects during their final year of engineering Enhances the Skill-Set in your resume for better placement prospects within the semiconductor industry Helping build knowledge and expertise for the aspirants of higher studies abroad to face the stiff competition from students of other countries Build your confidence through hands on exposure to various tools & technologies Manu Lauria: DKOP TEAM o Qualification: M.Tech. in Computer Science & Engineering from IIT Delhi (1989-90) and B.Tech. in Electrical Engineering from IIT Delhi (1980-1985) 4/10

Sandeep Gupta: Around 5 years in Training Industry as Chairman of the Board at DKOP Labs Pvt Ltd. Have also been conducting training programs in Verilog, VHDL, SystemVerilog, TCL-Tk, Data Structures & Algorithms, etc. More than 18 years in the Semiconductor industry at Cadence Design Systems, being responsible for many products from concept to reality. Was part of the core leadership team of Cadence s Noida Center for 13 years. Has managed or been part of teams that developed products in the areas of Synthesis, Simulation, Custom IC Design, Rule checking, Model Development & Web based component/design management. Around 4 years at ONGC. o Qualification: M.Tech. in Computer Applications from IIT Delhi and M.Sc. Mathematics from IIT Delhi Devender Khari: Around 5 years in Training Industry as Chief Learning Officer at DKOP Labs Pvt Ltd. Have also been conducting training programs in Verilog, VHDL, SystemVerilog, Linux Shell Scripting, etc. More than Thirteen years in Cadence Design Systems. Have worked in the R&D of HDL Simulation tools and Virtuoso platform. Highly experienced in developing Software for Engineering Applications in addition to EDA tools. Proficient in C, C++, Perl, TCL-Tk languages as well as HDLs like VHDL, Verilog & SystemVerilog. Around 5 years in Software Industry in companies like Usha Matra Pvt Ltd, ITI, National Informatics Center (NIC). o Qualification: M.E. Computer Science from BITS, Pilani and B.Tech in Computer Engineering from Shivaji University. More than 6 years in Training Industry as CEO of DKOP Labs Pvt Ltd. Have also been conducting training programs in Linux Shell Scripting, Data Structures & Algorithms in C, PCB Design using OrCAD, Android, Responsive Web Development, PHP, JAVA, J2ME, etc. More than 8 years in Cadence Design Systems. Have worked in the R&D of OrCAD suite of tools, Allegro Design Editor and Virtuoso Composer. Around a year and a half with Bunka Orient India (GrapeCity). 5/10

Expert in developing Software for Engineering applications as well as Web Technology and Mobile based applications. Proficient in C, C++, PHP and JAVA. Chandrakant Sakharwade: o Qualification: M.Tech. in Advanced Electronics from IIT Chennai (1978) and B.Tech. in Electronics & Communication Engineering from Visvesvaraya Regional College of Engineering (1976) Ajay Sharma: Around three years in Training Industry as Director at DKOP Labs Pvt Ltd. Have been involved in conducting training programs in PCB Design, Embedded Systems, Digital Electronics, etc. More than 31 years of professional experience. Have worked as Engineering Manager with increasingly responsible positions in Engineering Design, Project Management and Engineering Management in Telecom, Embedded Systems, Electronic Component Databases (Content), and Electronic Design Automation (EDA) and Product Engineering Services domains. Applied engineering principles for successful development of multiple products and content. Have worked at Patni Computer Systems, Cadence Design Systems, Aspect Development, C-DOT & Tata Institute of Fundamental Research. o Qualification: M.Sc. In Electronic Science from Electronic Science Department, Kurukshetra University(2003) Neeraj Aggarwal: Around three years in Training Industry as Manager, VLSI Design Division at DKOP Labs Pvt Ltd. Have been conducting training programs in Digital Electronics, Verilog, FPGA and CMOS, etc. Have also worked on many research projects in VLSI Design domain. 6+ years of Research Experience in the field of ASIC Design. Spent 3 years in research on Smart Sensor ASICs at SRL, University of Warwick, UK. Contributed in the whole flow from Circuit Design to Tapeout. Handled MIT (Ministry of Information Technology) initiative project, SMDP-II, at NIT, Jalandhar for year and a half. Played an instrumental role in taking designs from Circuit to Layout. Guided Masters and Bachelors Projects. o Qualification: M.Tech. In CS from Jawahar Lal Nehru University(JNU), Delhi 6/10

Dhanashri: More than 6 months in Training Industry as Consultant at DKOP Labs Pvt Ltd. Have been involved in conducting training programs in Telecom domain. More than 21 years of experience in Telecom industry in Aricent, Verizon & TCS. Proven ability in Business analysis, Project planning & Execution, Functional designing, Learning and Development in Communication domain. High achiever who loves using innovation to solve challenges. Worked very closely with the numerous customers to achieve their business goals. Certified TMF Telecom consultant with expertise in process improvement. o Qualification: B.Tech In Power Electronics from Bapurao Deshmukh COE, Sevagram, Nagpur University Jyotika Taneja: More than 6 months in Training Industry as Consultant at DKOP Labs Pvt Ltd. Have been involved in conducting training programs in Embedded Systems, Linux Internals, Device Drivers, etc. 6+ years of experience in Acme Technologies, Noida and MCCI India Interconnect Solutions, Noida, an MNC involved in USB Standard specifications. Expertise in DSP, Linux Device Drivers, MTP Stack, USB protocol & Embedded Linux o Qualification: M.Tech. In VLSI Design from Banasthali University, Rajasthan Started his career at DKOP Labs as a VLSI Design Engineer in May 2013. Handling multiple projects and training programs in VLSI Design. DKOP PLACEMENTS Companies where we have placed our students XILINX, HYDERABAD Sahil Goyal, Lovely Professional University Vishal Mahajan, Sri Sai College of Engg & Tech, Badhani, Punjab SAMSUNG, NOIDA Kunal Sharma, Ambedkar Institute of Technology, New Delhi Sagar Joshi, Ambedkar Institute of Technology, New Delhi Vinit Saddyan, MMEC, Mulana 7/10

ST MICROELECTRONICS, GREATER NOIDA Kavita Sharma, Banasthali University CADENCE DESIGN SYSTEMS, NOIDA Sorabh Dung, LIT, Lovely Professional University Ruchi Mittal, CDAC Rameet Pasricha, JIIT, Noida Rachna Raj, Banasthali University Saloni Maheshwari, Banasthali University Sachin Kumar, LIT, Lovely Professional University Jupinder Kaur, LIT, Lovely Professional University Manvi Goel, Banasthali University Balveer Singh Koranga, GB Pant Engineering College, Pauri, Uttaranchal Dilpreet Singh, Lovely Professional University Mayank Pandey, ITS Engg College, Greater Noida Utkarsh Kumar, Lovely Professional University Aparna Upreti, Banasthali University Shailey Chaudhary, Banasthali University Priyanka Jain, Banasthali University Balpreet Kaur, Lovely Professional University, Jalandhar Animesh Tanwar, ITM, Gurgaon Rakesh Gupta, BMIET, Sonipat Jatin Garg, MMEC, Mulana Manuj Gupta, BKBIET, Pilani Saksham Nayar, ITM, Gurgaon Kashish Kaul, ITM, Gurgaon Vivek Negi, UIT, Dehradun Shruti Kejriwal, Mody Institute of Technology & Science, Lakshmangarh, Rajasthan Rajat Verma, MMEC, Mulana MENTOR GRAPHICS, NOIDA Vikas Tomar, ITM, Gurgaon Jitendra Aggarwal, Amity University, Noida Sonam, DCR Univ Sc Tech, Murthal Sweety Gupta, Maharja Agarsen Institute of Technology, Delhi Sunil Bansal, DCR Univ, Murthal SYNOPSYS, DELHI Nidhi Gupta, M.P.C.T., Gwalior Prishkrit Abrol, DAVIET, Jalandhar Pankaj Talwar, LCET, Ludhiana Richa, Banasthali University Mamta Rana, Jiwaji University SYNOPSYS, BANGALORE Pawan Srivastava, GNIT, Greater Noida SYNOPSYS, NOIDA Jayant Gautam, North Maharashtra University, Maharashtra Siddharth Deshwal, ITS, Greater Noida AGNISYS, NOIDA 8/10

Sandeep Thakur, Lovely Professional University Amit Kapoor, SSIET, Dera Bassi Nitin Ahuja, BSAITM, Faridabad Rohit Singh Bhadana, BSAITM, Faridabad Vipin Kumar, Maharaja Agarsen Institute of Technology, Delhi Rinku Singh, BBDIT, Ghaziabad Munish Kumar, Swami Sarvanand Giri Panjab Univ. Regional Center, Hoshiarpur Kiran Sharma, Banasthali University Sudhanshu Tripathi, GNIT, Greater Noida Meenakshi Bisht, Rayat Bahra, Ropar TRUECHIP, NOIDA Abhishek Goel, MMEC, Mulana Nitin Verma, Maharja Agarsen Institute of Technology, Delhi MASAMB, NOIDA Rishabh, Maharja Agarsen Institute of Technology, Delhi Pawan, Maharja Agarsen Institute of Technology, Delhi Heetashi Arora, ITM Gurgaon Varun Sharma, JIIT Noida Abhinav Panwar, Gurukul Kangri University- Hardwar CMC, HYDERABAD Savita Garg, Banasthali University Nidhi Bhardwaj, GTBIT, Delhi Saurabh Kumar, Uttarakhand Technical University, Dehradun Vaibhav Singh, MDU, Rohtak CIRCUITSUTRA TECHNOLOGIES, NOIDA Parvinder Pal Singh, Lovely Professional University Navya Prabhakar, GTBIT, GGS IP University, Delhi DKOP LABS, NOIDA Rahul Kumar, Rai University Pushpinder Singh, SVIET Banud Amitav Banerjee, UPTU Ravi Bhardwaj, Lovely Professional University Jyotika Taneja, Banasthali University PERFECT VIPS, BANGALORE Himanshu Dixit, GNIT, Greater Noida Aditi Saini, Banasthali University TRIDENT TECH LABS, DELHI Bhanu Pratap, Lovely Institute of Technology, Jalandhar RF SILICON, NOIDA Nirmal Singh, UPTU HP, BANGALORE Hariom Pandey, UPTU 9/10

SASKEN, BANGALORE Sumit Gupta, Thapar - Patiala Sumit Kumar, Thapar - Patiala PHOENIX, NOIDA Akhilesh Singh, Jiwaji University OM NANOTECHNOLOGY, GREATER NOIDA Mohammed Sharique, Jiwaji University UNIVERSITIES IN USA, CANADA & GERMANY Smriti Gurung Subeg Singh Binipal Wadhwa Hasan Karkara Vidushi Bansal Rahul Yadav DKOP PARTNERSHIPS TECHNOLOGY PARTNER OF CADENCE DESIGN SYSTEMS QUESTA VANGUARD PARTNER OF CADENCE DESIGN SYSTEMS CORPORATE PARTNER OF IIT, DELHI KNOWLEDGE PARTNERS OF THE FOLLOWING INSTITUTES AND UNIVERSITIES NIT, Jalandhar Galgotia College of Engineering & Technology, Greater Noida Maharaja Surajmal Institute of Technology, Delhi Sharda Group of Institutions, Agra Greater Noida Institute of Technology, Greater Noida Lovely Professional University, Phagwara Echelon Institute of Technology, Faridabad SRM University, Chennai St Margaret Engineering College, Neemrana Maharaja Agarsen College, Delhi Univeristy UIET, Kurukshetra University 10/10