INTEGRATED CIRCUITS. For a complete data sheet, please also download:



Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF40193B MSI 4-bit up/down binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

3-to-8 line decoder, demultiplexer with address latches

DATA SHEET. HEF4017B MSI 5-stage Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer

HCF4028B BCD TO DECIMAL DECODER

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

DATA SHEET. HEF40374B MSI Octal D-type flip-flop with 3-state outputs. For a complete data sheet, please also download: INTEGRATED CIRCUITS

MM74HC273 Octal D-Type Flip-Flops with Clear

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

MM74HC174 Hex D-Type Flip-Flops with Clear

74HC238; 74HCT to-8 line decoder/demultiplexer

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

74HC138; 74HCT to-8 line decoder/demultiplexer; inverting

DATA SHEET. HEF4508B MSI Dual 4-bit latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

HCF4001B QUAD 2-INPUT NOR GATE

Obsolete Product(s) - Obsolete Product(s)

.LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M74HC154 4 TO 16 LINE DECODER/DEMULTIPLEXER. HIGH SPEED tpd = 15 ns (TYP.) at VCC =5V

The 74LVC1G11 provides a single 3-input AND gate.

74HC154; 74HCT to-16 line decoder/demultiplexer

74AC138 74ACT138 1-of-8 Decoder/Demultiplexer

8-bit binary counter with output register; 3-state

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

74HC02; 74HCT General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

MM74HC14 Hex Inverting Schmitt Trigger

74HC165; 74HCT bit parallel-in/serial out shift register

74HCU General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter

HCF4010B HEX BUFFER/CONVERTER (NON INVERTING)

CD4008BM CD4008BC 4-Bit Full Adder

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

74AC191 Up/Down Counter with Preset and Ripple Clock

74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

MADR TR. Single Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. V1. Functional Schematic. Features.

MM74HC4538 Dual Retriggerable Monostable Multivibrator

CD4013BC Dual D-Type Flip-Flop

74F168*, 74F169 4-bit up/down binary synchronous counter

HCC/HCF4032B HCC/HCF4038B

NLX1G74. Single D Flip-Flop

MM54C150 MM74C Line to 1-Line Multiplexer

CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

MM74C74 Dual D-Type Flip-Flop

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

. HIGH SPEED .LOW POWER DISSIPATION .COMPATIBLE WITH TTL OUTPUTS M54HCT27 M74HCT27 TRIPLE 3-INPUT NOR GATE. tpd = 9 ns (TYP.

74HC595; 74HCT General description. 2. Features and benefits. 3. Applications

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

1-of-4 decoder/demultiplexer

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. 4. Functional Schematic. Features.

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

Low-power configurable multiple function gate

74HC393; 74HCT393. Dual 4-bit binary ripple counter

74VHC574 Octal D-Type Flip-Flop with 3-STATE Outputs

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger

74HC4040; 74HCT stage binary ripple counter

8-bit synchronous binary down counter

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

1. Description. 2. Feature. 3. PIN Configuration

CD4027BMS. CMOS Dual J-K Master-Slave Flip-Flop. Pinout. Features. Functional Diagram. Applications. Description. December 1992

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators. Functional Schematic. Features. Description. Pin Configuration 2

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

SELF-OSCILLATING HALF-BRIDGE DRIVER

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

Hex buffer with open-drain outputs

74HC2G02; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate

HCF4081B QUAD 2 INPUT AND GATE

High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch)

DG2302. High-Speed, Low r ON, SPST Analog Switch. Vishay Siliconix. (1-Bit Bus Switch with Level-Shifter) RoHS* COMPLIANT DESCRIPTION FEATURES

5485 DM5485 DM Bit Magnitude Comparators

MC14008B. 4-Bit Full Adder

Quad 2-input NAND Schmitt trigger

HCF4070B QUAD EXCLUSIVE OR GATE

74HC4067; 74HCT channel analog multiplexer/demultiplexer

MARKING DIAGRAMS LOGIC DIAGRAM PDIP 16 P SUFFIX CASE 648 DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

Fairchild Solutions for 133MHz Buffered Memory Modules

Application Examples

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger

The 74LVC1G04 provides one inverting buffer.

High and Low Side Driver

PI5C

HCC4541B HCF4541B PROGRAMMABLE TIMER

54191 DM54191 DM74191 Synchronous Up Down 4-Bit Binary Counter with Mode Control

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC06 74C/CT/CU/CMOS ogic Family Specifications The IC06 74C/CT/CU/CMOS ogic Package Information The IC06 74C/CT/CU/CMOS ogic Package Outlines 74C/CT85 File under Integrated Circuits, IC06 December 1990

74C/CT85 FEATURES Serial or parallel expansion without extra gating Magnitude comparison of any binary words Output capability: standard I CC category: MSI GENERA DESCRIPTION The 74C/CT85 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TT (STT). They are specified in compliance with JEDEC standard no. 7A. The 74C/CT85 are s that can be expanded to almost any length. They perform comparison of two 4-bit binary, BCD or other monotonic codes and present the three possible magnitude results at the outputs (Q A>B, Q A=B and Q A<B ). The 4-bit inputs are weighted (A 0 to A 3 and B 0 to B 3 ), where A 3 and B 3 are the most significant bits. The operation of the 85 is described in the function table, showing all possible logic conditions. The upper part of the table describes the normal operation under all conditions that will occur in a single device or in a series expansion scheme. In the upper part of the table the three outputs are mutually exclusive. In the lower part of the table, the outputs reflect the feed forward conditions that exist in the parallel expansion scheme. For proper compare operation the expander inputs (I A>B, I A=B and I A<B ) to the least significant position must be connected as follows: I A<B =I A>B = = OW and I A=B = IG. For words greater than 4-bits, units can be cascaded by connecting outputs Q A<B, Q A>Β and Q A=B to the corresponding inputs of the significant comparator. QUICK REFERENCE DATA GND = 0 V; T amb =25 C; t r =t f = 6 ns TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P/ t P propagation delay C = 15 pf; V CC =5 V A n, B n to Q A>B, Q A<B 20 22 ns A n, B n to Q A=B 18 20 ns I A<B,, I A=B, I A>B to Q A<B, Q A>B 15 15 ns I A=B to Q A=B 11 15 ns C I input capacitance 3.5 3.5 pf C PD power dissipation capacitance per package notes 1 and 2 18 20 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1.5 V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. December 1990 2

74C/CT85 PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 2 I A<B A < B expansion input 3 I A=B A = B expansion input 4 I A>B A > B expansion input 5 Q A>B A > B output 6 Q A=B A = B output 7 Q A<B A < B output 8 GND ground (0 V) 9, 11, 14, 1, B 0 to B 3 word B inputs 10, 12, 13, 15 A 0 to A 3 word A inputs 16 V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. December 1990 3

74C/CT85 Fig.4 Functional diagram. APPICATIONS Process controllers Servo-motor control FUNCTION TABE COMPARING INPUTS CASCADING INPUTS OUTPUTS A 3, B 3 A 2, B 2 A 1, B 1 A 0, B 0 I A>B I A<B I A=B Q A>B Q A<B Q A=B A 3 >B 3 A 3 <B 3 A 2 >B 2 A 2 <B 2 A 1 >B 1 A 1 <B 1 A 0 >B 0 A 0 <B 0 Notes 1. = IG voltage level = OW voltage level = don t care December 1990 4

74C/CT85 Fig.5 ogic diagram. December 1990 5

74C/CT85 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI AC CARACTERISTICS FOR 74C GND = 0 V; t r =t f = 6 ns; C = 50 pf T amb ( C) TEST CONDITIONS SYMBO PARAMETER 74C +25 40 to +85 40 to +125 min. typ. max. min. max. min. max. UNIT V CC (V) WAVEFORMS t P / t P propagation delay 63 A n, B n to Q A>B or Q A<B 23 18 195 39 33 245 49 42 295 59 50 t P / t P propagation delay 58 A n, B n to Q A=B 21 17 175 35 30 220 44 37 265 53 45 t P / t P propagation delay I A<B, I A=B, I A>B to Q A<B, Q A>B 50 18 14 140 28 24 175 35 30 210 42 36 t P / t P propagation delay 39 I A=B to Q A=B 14 11 120 24 20 150 30 26 180 36 31 t T / t T output transition time 19 7 6 75 15 13 95 19 16 110 22 19 December 1990 6

74C/CT85 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT I A<B I A>B I A=B A n, B n UNIT OAD COEFFICIENT 1.00 1.00 1.50 1.50 AC CARACTERISTICS FOR 74CT GND = 0 V; t r =t f = 6 ns; C = 50 pf T amb ( C) TEST CONDITIONS SYMBO PARAMETER 74CT +25 40 to +85 40 to +125 min. typ. max. min. max. min. max. UNIT V CC (V) WAVEFORMS 26 44 55 66 ns 24 40 50 60 ns t P / t P propagation delay A n, B n to Q A>B or Q A<B t P / t P propagation delay A n, B n to Q A=B t P / t P propagation delay 18 31 39 47 ns I A<B, I A=B, I A>B to Q A<B, Q A>B t P / t P propagation delay 18 31 39 47 ns I A=B to Q A=B t T / t T output transition time 7 15 19 22 ns December 1990 7

74C/CT85 AC WAVEFORMS (1) C : V M = 50%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the word A inputs (A n ), word B inputs (B n ) and expansion inputs (I n ) to the outputs (Q n ) propagation delays and the output transition times. APPICATION INFORMATION Fig.7 Series cascading; comparing 12-bit words. December 1990 8

74C/CT85 Fig.8 Parallel cascading; comparing 12-bit words. PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. December 1990 9