Basic Concepts of Power Distribution Network Design for High-Speed Transmission
|
|
|
- Ella Greene
- 10 years ago
- Views:
Transcription
1 The Open Optics Journal, 2011, 5, (Suppl 1-M8) Open Access Basic Concepts of Power Distribution Network Design for -Speed Transmission F. Carrió *, V. González and E. Sanchis Department of Electronic Engineering, University of Valencia, Spain Abstract: This paper tries to gather the Power Distribution Network (PDN) techniques used to preserve power integrity in PCB designs when transmitting data rates over 6 Gbps using the newest commercial optical modules. The PDN design described allows for proper impedance control of the power supply with the appropriate choice of the number, location and values of capacitors. This method needs the knowledge of the electrical RLC model of the regulators, copper planes, capacitors and vias used in the PCB. A particular case of PDN design will be presented for a module using one SNAP12 optical transmitter and one receiver connected to an Altera Stratix II GX FPGA. This board is designed to work with data rates up to 75 Gbps for a highenergy physics application. Keywords: Power integrity, signal integrity, power distribution system, power distribution network, decoupling capacitors, power supply noise, high-speed design, multigigabit. 1. INTRODUCTION In the last years the need to increase data rates of electronic systems has produced the development of optical devices for high-speed communications. Nowadays, highspeed optical modules have become indispensable devices for communication system designs. speed optical modules transduce light in electrical signals via Vertical Cavity Surface Emitting Laser (VCSEL) arrays for drivers and PIN photodiode arrays for receivers, both of them using a nominal wavelength of 850 nanometers. This optical technology implies electrical signal rise times of about few tens of picoseconds. These short rise times involve fast electrical current transients that degrade signal integrity and produce new problems related with power integrity in Printed Circuit Boards (PCBs). We have to strongly consider that the interconnection between power supply and the device (i.e. a processor) acts as an inductance in series with a resistance. So when fast current transients are present in power connections, power supply cannot hold constant voltage in the entire power connection and voltage fluctuations appear on it. These fluctuations cause malfunction of devices and even can decrease their lifetime [1]. Equation 1 determines roughly the voltage fluctuation value due to interconnection: It is necessary to have a proper PDN design to maintain voltage fluctuations inside noise boundaries where devices work without problems. *Address correspondence to this author at the Campus Burjassot Paterna, Avenida de la Universitat s/n Burjassot (Valencia), Spain; Tel: ; Fax: ; [email protected] (1) Power connection behaves as an inductor in series with a resistor, and it can be defined with the lumped element model shown in Fig. (1): Fig. (1). Interconnections between power supply and device. Fig. (2) shows the impedance profile of a typical power connection: As we can see in Fig. (2) the impedance increases with frequency due to power connection reactance. It causes that voltage fluctuations appear in power supply distribution when devices switch their input and outputs and fast current transients occur. 2. POWER DISTRIBUTION NETWORK DESIGN There are two essential parameters for PDN design: f knee and Z target Knee Frequency (f knee ) The bandwidth of signals used to transmit information is a basic parameter for PDN design. The bandwidth is a term used to quantify the highest frequency component of importance in our electronic system. So, it provides the maximum frequency which is important to not distort in order to keep an adequate signal waveform in time domain. Equation 2 gives the relationship between the signal rise time and the bandwidth [2]: / Bentham Open
2 52 The Open Optics Journal, 2011, Volume 5 Carrió et al. Fig. (2). Impedance profile of interconnections shown in Fig. (1). where T r indicates the rise time of a square wave and BW the bandwidth of the square wave. Fig. (3) shows the Fourier Transform of a pulse train with rise time T r : (2) where: V dd is the power supply voltage ΔV(%) is the maximum V dd tolerance allowed I max is the maximum current consumed by the device. We assume that dynamic current is a 50% of I max. Therefore, the goal of the PDN design is to maintain the impedance profile of power interconnections, Z board, below Z target from 0 Hz up to f knee as it is indicated in the Fig. (4). In this way, we will be able to meet manufacturer specifications about voltage noise. (3) Fig. (3). Spectrum of a pulse train. As it can be seen, most of frequency components which determine the waveform in time domain are included in the range between 0 Hz and 0.35/T r Hz. The frequency corresponding to 0.35/T r is known as the knee frequency (f knee ) Target Impedance (Z target ) Z target has dimensions of impedance and represents the maximum impedance value that power pins of a device must see from the power supply (Z board ). To avoid distorting important frequency components, Z board profile must not overpass Z target, maintaining voltage fluctuations inside the allowable noise margin. Z target relates the maximum voltage fluctuation allowed to the dynamic current consumed by the device. It is determined by the following equation [3, 4]: Fig. (4). The green zone represents where Z board must keep in. 3. PDN DESIGN ELEMENTS We need to obtain all lumped circuit models of the PDN components to design it. The main components we have to consider in a PDN are: Voltage Regulator Modules (VRMs) Capacitors
3 Power Distribution Network Design for -Speed Transmission The Open Optics Journal, 2011, Volume 5 53 Fig. (5). Lumped circuit model of a PDN. Power plane capacitance Interconnection inductance All of them are schematically represented in Fig. (5) Voltage Regulator Modules (VRMs) VRMs are devices that convert one voltage level to another. They can provide a low Z board between 0 Hz and several hundred of khz. Although VRM is a nonlinear element its behavior can be defined by the next model made of four lumped elements [3]: where: R out is the value of the resistor between the VRM output and the device and is usually around few mω. L out is the value of the inductance between the VRM output and the device. This value depends on the quality of the interconnection: thin traces present a higher inductance than direct connections to power planes. R flat is the Equivalent Series Resistance (ESR) of the bulk capacitor associated with the VRM output and can be obtained from the capacitor datasheet. L slew determines the total amount of time that VRM needs to ramp up the transient current. It can be calculated by the following equation: (4) Fig. (6). Lumped circuit model of a VRM. where V drop, dt and di can be obtained from the manufacturer datasheet. V drop is the amount of voltage that drops when VRM gives a current of di in a time of dt. Fig. (7) shows the impedance profile of the VRM model from Fig. (6): Fig. (7). Impedance profile of VRM model from Fig. (6).
4 54 The Open Optics Journal, 2011, Volume 5 Carrió et al Capacitors Capacitors provide the current needed at those frequencies where VRM can t do it. Capacitors are used to keep Z board below Z target from the first hundreds of khz up to the first hundreds of MHz. It is important to know their impedance profile because their behavior isn t ideal. Fig. (8) shows the lumped circuit model of a capacitor: Fig. (8). Lumped circuit model of a capacitor. where: L is the inductance value which depends on the capacitor Equivalent Series Inductance (ESL) and the mounting inductance (L mount ). C is the capacitance value. ESR is the capacitor Equivalent Series Resistance which depends on capacitor geometry. Thus, the capacitor impedance profile in the frequency domain depends on its ESR, L and capacitance. Fig. (9) shows an example of the impedance profile of a capacitor: The resonance frequency f o of a capacitor can be determined by the following equation: Two kinds of capacitors are used in PDN design: bulk capacitors and MultiLayer Chip Capacitor (MLCC). Bulk capacitors are used at lower frequencies than MLCC capacitors. They provide low impedance at those frequencies where VRM and MLCC capacitors cannot; between a few hundred of khz and a few MHz. Bulk capacitors have high (5) Fig. (9). Impedance profile of capacitor model. Fig. (10). Impedance profile of bulk capacitor (green) and MLCC capacitor (red).
5 Power Distribution Network Design for -Speed Transmission The Open Optics Journal, 2011, Volume 5 55 capacitance and inductance values due to their big geometry compared to MLCCs. Moreover, MLCC capacitors have low capacitance and inductance values, so its resonance frequency is higher than bulk capacitor ones. They work from few MHz up to few hundreds of MHz. Fig. (10) shows a comparison between the impedance profile of a bulk capacitor and a MLCC capacitor Plane Capacitance Power planes act as capacitors with a very low resistance and with a negligible inductance so they behave as nearly perfect capacitors at high frequencies. Power plane capacitances start working from around 100 MHz. We can consider the geometry shown in Fig. (11) to estimate the plane capacitance value. Therefore the plane capacitance can be expressed with equation 6 [5]: Fig. (11). Power planes. where: ε o is the vacuum permittivity. ε r is the dielectric constant. d is the distance between power planes. A is the area of the power planes. Fig. (12) shows the typical impedance profile in the frequency domain of a power plane conforming to equation 6. According to equation 6, we would rather have large areas (A) avoiding plane cuts or split planes to obtain the maximum capacitance value, decreasing as much as possible the thickness of the dielectric (d) between power planes and select a dielectric with a ε r as high as possible Interconnection Inductance The interconnection inductance comprises the plane spreading inductance and the via inductance [2]. The spreading inductance value varies as a function of the dielectric thickness between power planes and the spatial distance between decoupling capacitors and load. Spreading inductance is directly proportional to the size of loop 2 in Fig. (13). Moreover, via inductance varies as a function of their separation and their height. Via inductance is directly proportional to the size of loop 3 in Fig. (13). (6) Fig. (12). Impedance profile of plane capacitance model. Fig. (13). Interconnection between capacitor and device.
6 56 The Open Optics Journal, 2011, Volume 5 Carrió et al. Fig. (14). Impedance profile of interconnection model. Interconnection inductance is usually around few hundreds of picohenries, but it depends on how the decoupling capacitors connect to the load. Fig. (14) shows an example of the impedance behavior of interconnections. It is very important to estimate the interconnection inductance value and maintain this value very low as it cannot be cancelled by decoupling capacitors. The maximum allowable inductance value is given by equation 7: where: L int is the interconnection inductance. R int is the interconnection resistance. This value is usually negligible. A good practice to decrease spreading inductance is to use power planes as near to the load as possible, to decrease (7) via height and to use low separation between power and ground planes. On the other hand, a good practice is to minimize the separation between via pairs and use vias as short as possible to decrease via inductance. 4. EFFECTIVENESS OF CAPACITORS Effectiveness of capacitors, understood as the bandwidth where a single capacitor can keep Z board below Z target, depends on L value, shown in section III and the distance to the load. The following figure shows how to change the impedance profile of a capacitor as a function of C, ESR and L: As we can see in Fig. (15) and in equation 8, capacitance and inductance values determine the resonance frequency as well as the quality factor, Q, which is a relation between the bandwidth and the resonance frequency. The Q factor for a series RLC circuit can be defined as follows: Fig. (15). Relation between impedance profile and L, ESR and C values.
7 Power Distribution Network Design for -Speed Transmission The Open Optics Journal, 2011, Volume 5 57 Replacing equation 5 in equation 8, we can obtain the next equation: If L value increases, ESR decreases or C value decreases, the bandwidth of frequencies that the capacitor covers decreases, reducing the effectiveness of capacitor. As a conclusion, to cover the maximum bandwidth per capacitor, we must use capacitors with high capacitance values (C) and low ESR and inductance values (L) L Value L value is related to the geometry of the capacitor (ESL) and its mounting inductance (L mount ). er values of capacitance, C, imply bigger geometries and therefore higher L values. How capacitors are connected to power planes plays also an important role in PDN design. Even we cannot modify the ESL value, we can decrease the amount of inductance due to mounting process of capacitor, L mount. Fig. (16) shows five different footprints to mount decoupling capacitors. The key is to minimize current loops below the capacitor, so traces have to be short and wide. In the same way, it is important to place capacitors as near as possible to power planes, decreasing current loops (8) (9) and therefore the L mount value [6]. Fig. (17) shows an example of this placement Distance to Load Capacitors have to be placed as close as possible to load due to two main reasons [7]. The first reason is that increasing the distance of the capacitor to the load, increases the spreading inductance value decreasing the effectiveness of the capacitor. The second reason deals with power planes behaving as transmission lines at high frequency, so there is a time delay from the moment the voltage fluctuation occurs in the device pins to the moment the capacitor current reaches the device pins. The placement of the capacitor is related to the resonance frequency as it is the frequency where capacitor is effective. A good practice is to place capacitors at a distance less than a tenth of a quarter wavelength of their resonance frequency. This distance is known as effective distance: 5. METHODOLOGIES FOR PDN DESIGN (10) In this section we compare the four most popular methodologies used in PDN design to maintain a correct Z board profile below Z target [8]. These methods are: Big-V Capacitors-by-the-decade (CBD) Fig. (16). Examples of capacitor footprints. Fig. (17). L mount value (left) and high L mount value (right).
8 58 The Open Optics Journal, 2011, Volume 5 Carrió et al. Fig. (18). Comparison between different methodologies. Frequency Domain Target Impedance Method (FDTIM) The following Table 1 shows a comparison between the four methods: Distributed Matched Bypassing (DMB) Table 1. Comparison between PDN Design Methods Big V method aims to reduce Zboard in the desired frequency range using a single value of capacitance and placing as many capacitors of that value as needed, so that the impedance profile often takes the form of a big V". CBD method is similar to Big V method but it only uses few different values of capacitors per decade to maintain a proper Zboard value. FDTIM method is like the CBD method but there is no limit to the different number of capacitors that can be used per decade. FDTIM method involves placing a capacitor at that frequency where Zboard exceeds Ztarget. Finally, DBM method is an improvement of Big V method where the result is adjusted controlling ESR value of capacitors through an external resistor. DBM method provides a flat impedance profile in frequency domain. Fig. (18) shows an example of these methods. Fig. (19). 75Gbps multifiber data processing module. Big-V CBD FDTIM DMB Transient Hard Medium Soft Very soft Number Caps Medium Sensitivity Portability Design Complexity Design Very high Cost 6. AN EXAMPLE OF PDN DESIGN: A 75GBPS MULTIFIBER DATA PROCESSING MODULE This section shows a real example of PDN design for a 75 Gbps multifiber data processing module [9]. Fig. (19) shows a picture of this module.
9 Power Distribution Network Design for -Speed Transmission The Open Optics Journal, 2011, Volume 5 59 This module consists of a FPGA device as processing core and two SNAP12 connectors (one as a receiver and one as transmitter). The FPGA used is an Altera Stratix II GX device. More precisely it s an EP2SGX60E which includes 12 high-speed transceivers capable of input and output data at up to Gbps. Moreover, SNAP12 connectors are designed to transmit and receive 12 optical channels with a maximum data rate of 10 Gbps per channel. In the present implementation we use 6.25 Gbps per channel for a total data bandwidth of 75 Gbps per connector. The implementation of this module needs a high degree of specialization. The main reason for this is the high frequency signals used to achieve the high data rate devised. Particularly, power distribution network design is a big concern in this design due to FPGA manufacturer requirements to get the maximum speed in the transceivers. The result is a mezzanine board (120 mm x 174 mm) with 12 layers (6 routing and 6 power/ground planes). Different copper thickness (15µm and 30µm) is used for routing and power planes for better signal quality. Also, different dielectric thickness (63.5µm, 101.6µm and 152.4µm) is used between the planes to assure impedance values as well as enough capacitance for signal switching current demands. The main purpose of this module is the study of high data rate optical and processing technology for particle physics experiments. The global PDN of this module includes seven different PDNs. PDNs have been designed modeling vias with mathematical approximations, VRMs with four-elements model shown in section III, capacitors with datasheets and FastHenry [10] software and copper planes with Transmission Matrix Model [11-13]. For these PDN designs FDTIM method shown at section V has been applied. The PDN design has been performed using the software PDN Selector tool developed at the University of Valencia [14, 15]. The result of the PDN design is a total of 134 capacitors which occupy around the 30% of the board surface. For example, V CCH power supply is one of the highspeed transceiver power supplies of the FPGA and it needs a proper PDN design. Table 2 shows the V CCH power supply specifications where I max has been estimated through software from FPGA manufacturer [16]: Table 2. Specifications for V CCH Power Supply Name V ΔV I max ΔI f max Z target V CCH 1.5V 2% 290mA 50% 200MHz mΩ This FPGA uses signal rise times around 35ps [17] and, according to equation 2, these signals have a bandwidth around 10 GHz. But, for this case, FPGA manufacturer specifies that we only have to design the PDN up to 200 MHz because above this frequency on-chip capacitors carry out the necessary decoupling. Table 3 shows the value, number of capacitors and the associated maximum distance to the load for the V CCH PDN design. This result has been simulated with Cadence Allegro SPB 16.2 PI [18]. Fig. (20) shows the impedance profile of V CCH PDN. As it s shown, it remains below Z target up to 200 MHz. A current step with a rise time according to a bandwidth of 200 MHz has been simulated to verify that noise levels are not exceeded with this PDN design. As Fig. (21) shows, Fig. (20). Z board profile for V CCH with a proper PDN design.
10 60 The Open Optics Journal, 2011, Volume 5 Carrió et al. Fig. (21). Voltage response to current step for V CCH. voltage noise levels are not exceeded confirming that the designed PDN works properly. Table 3. Value, Number and Effective Distance of Capacitors for the V CCH PDN Design Capacitor Value Number D eff (mm) CONCLUSIONS 10uF nF nF nF nF nF nF nF pF pF pF Total 12 An explanation about PDN design for electronic designs with newest optical modules has been presented. It describes the design process, needed models and how to improve the effectiveness of PDN using less number of capacitors and obtaining cleaner voltage power supplies. Finally, a real example of PDN design of a 75 Gbps multifiber data processing module used for particle physics experiments is shown. CONFLICT OF INTEREST None declared. ACKNOWLEDGEMENT None declared. REFERENCES [1] Livshits P, Gurfinkel M, Fefer Y. VLSI MOSFETs lifetime reduction caused by impedance mismatch. Microelectron Eng 2011; 88(1): [2] Bogatin E. Signal and Power Integrity - Simplified. 2 nd ed. Indianapolis: Prentice Hall Oxford, England 2009; [3] Smith L, Anderson R, Roy T. Power distribution system design methodology and capacitor selection for modern CMOS technology. IEEE Trans Adv Packag 1999; 22: 284. [4] Altera. -Speed Board Design Advisor - Power Distribution Network. TB [5] Knighten J, Archambeault B, Fan J, Selli J, Xue L, Connor S, Drewniak J. PDN Design Strategies: III. Planes and Materials Are They Important Factors in Power Bus Design?. IEEE EMC Soc Newslett 2006; No. 210: [6] Archambeault B. Designing with Decoupling Capacitors. Printed Circuit Design & Fab Available from: cms/magazine/95/3410 [7] Xilinx. Power Distribution System (PDS) Design: Using Bypass/ Decoupling Capacitors. XAPP [8] Novak I. Comparison of power distribution network design methods: bypass capacitor selection based on time domain and frequency domain performances. TF-MP3 at DesignCon 2006, Santa Clara, CA, Feb 6-9, [9] Carrió F, Castillo V, Ferrer A, et al. Optical link card design for the phase ii upgrade of tilecal experiment. IEEE Trans Nucl Sci 2011; 58(4):
11 Power Distribution Network Design for -Speed Transmission The Open Optics Journal, 2011, Volume 5 61 [10] Fast Field Solvers. Available from: com/ [11] Smith L, Anderson R, Roy T. Power plane SPICE models and simulated performance for materials and geometries. IEEE Trans Adv Packag 2011; 24: [12] Smith L, Roy T, Anderson R. Power plane SPICE models for frequency and time domains. IEEE Conference on Electrical Performance of Electronic Packaging; Palo Alto, CA, USA: Sun Microsyst. Inc. 2000; pp [13] Swaminathan M, Engin AE. Power integrity modeling and design for semiconductors and systems. NY: Prentice Hall Signal Integrity Library Oxford, England [14] Carrió F, González V, Sanchis E, Barrientos D, Blasco JM, Egea FJ. A Capacitor selector tool for on-board PDN designs in multigigabit applications. IEEE International Symposium on Electronic Compatibility (EMC), Rome, Italy 2011; pp [15] Carrió F. Power Distribution Network Design Tool for Multigigabit Applications. Master diss., Department of Electronic Engineering, University of Valencia [16] Stratix II, Stratix II GX, and HardCopy II PowerPlay Early Power Estimator. Available from: [17] Altera. DC and switching characteristics. Stratix II GX Device Handbook. Vol. 1, 4: p. 8, [18] Cadence Design Systems. Allegro PCB PI User Guide Received: May 15, 2011 Revised: September 29, 2011 Accepted: November 20, 2011 Carrió et al.; Licensee Bentham Open. This is an open access article licensed under the terms of the Creative Commons Attribution Non-Commercial License ( which permits unrestricted, non-commercial use, distribution and reproduction in any medium, provided the work is properly cited.
Figure 1. Core Voltage Reduction Due to Process Scaling
AN 574: Printed Circuit Board (PCB) Power Delivery Network (PDN) Design Methodology May 2009 AN-574-1.0 Introduction This application note provides an overview of the various components that make up a
Effective Power/Ground Plane Decoupling for PCB
Effective Power/Ground Plane Decoupling for PCB Dr. Bruce Archambeault IBM Distinguished Engineer IEEE Fellow IBM Research Triangle Park, NC [email protected] IEEE October 2007 Power Plane Noise Control
Power Delivery Network (PDN) Analysis
Power Delivery Network (PDN) Analysis Edoardo Genovese Importance of PDN Design Ensure clean power Power Deliver Network (PDN) Signal Integrity EMC Limit Power Delivery Network (PDN) VRM Bulk caps MB caps
Signal Integrity: Tips and Tricks
White Paper: Virtex-II, Virtex-4, Virtex-5, and Spartan-3 FPGAs R WP323 (v1.0) March 28, 2008 Signal Integrity: Tips and Tricks By: Austin Lesea Signal integrity (SI) engineering has become a necessary
Time and Frequency Domain Analysis for Right Angle Corners on Printed Circuit Board Traces
Time and Frequency Domain Analysis for Right Angle Corners on Printed Circuit Board Traces Mark I. Montrose Montrose Compliance Services 2353 Mission Glen Dr. Santa Clara, CA 95051-1214 Abstract: For years,
The Critical Length of a Transmission Line
Page 1 of 9 The Critical Length of a Transmission Line Dr. Eric Bogatin President, Bogatin Enterprises Oct 1, 2004 Abstract A transmission line is always a transmission line. However, if it is physically
Core Power Delivery Network Analysis of Core and Coreless Substrates in a Multilayer Organic Buildup Package
Core Power Delivery Network Analysis of Core and Coreless Substrates in a Multilayer Organic Buildup Package Ozgur Misman, Mike DeVita, Nozad Karim, Amkor Technology, AZ, USA 1900 S. Price Rd, Chandler,
EM Noise Mitigation in Circuit Boards and Cavities
EM Noise Mitigation in Circuit Boards and Cavities Faculty (UMD): Omar M. Ramahi, Neil Goldsman and John Rodgers Visiting Professors (Finland): Fad Seydou Graduate Students (UMD): Xin Wu, Lin Li, Baharak
11. High-Speed Differential Interfaces in Cyclone II Devices
11. High-Speed Differential Interfaces in Cyclone II Devices CII51011-2.2 Introduction From high-speed backplane applications to high-end switch boxes, low-voltage differential signaling (LVDS) is the
Mitigating Power Bus Noise with Embedded Capacitance in PCB Designs
Mitigating Power Bus Noise with Embedded Capacitance in PCB Designs Minjia Xu, Todd H. Hubing, Juan Chen*, James L. Drewniak, Thomas P. Van Doren, and Richard E. DuBroff Electromagnetic Compatibility Laboratory
Amplifier for Small Magnetic and Electric Wideband Receiving Antennas (model AAA-1B)
Amplifier for Small Magnetic and Electric Wideband Receiving Antennas (model AAA-1B) 1. Description and Specifications Contents 1.1 Description 1.2 1.2 Specifications 1.3 1.3 Tested parameters in production
Power Noise Analysis of Large-Scale Printed Circuit Boards
Power Noise Analysis of Large-Scale Printed Circuit Boards V Toshiro Sato V Hiroyuki Adachi (Manuscript received July 6, 2007) Recent increases in digital-equipment operation frequency and decreases in
Modeling Physical Interconnects (Part 3)
Modeling Physical Interconnects (Part 3) Dr. José Ernesto Rayas Sánchez 1 Outline Vias Vias in PCBs Types of vias in PCBs Pad and antipad Nonfunctional pads Modeling vias Calculating circuit element values
Input and Output Capacitor Selection
Application Report SLTA055 FEBRUARY 2006 Input and Output Capacitor Selection Jason Arrigo... PMP Plug-In Power ABSTRACT When designing with switching regulators, application requirements determine how
Application Note: PCB Design By: Wei-Lung Ho
Application Note: PCB Design By: Wei-Lung Ho Introduction: A printed circuit board (PCB) electrically connects circuit components by routing conductive traces to conductive pads designed for specific components
Application Note, Rev.1.0, September 2008 TLE8366. Application Information. Automotive Power
Application Note, Rev.1.0, September 2008 TLE8366 Automotive Power Table of Contents 1 Abstract...3 2 Introduction...3 3 Dimensioning the Output and Input Filter...4 3.1 Theory...4 3.2 Output Filter Capacitor(s)
Using Pre-Emphasis and Equalization with Stratix GX
Introduction White Paper Using Pre-Emphasis and Equalization with Stratix GX New high speed serial interfaces provide a major benefit to designers looking to provide greater data bandwidth across the backplanes
AVX EMI SOLUTIONS Ron Demcko, Fellow of AVX Corporation Chris Mello, Principal Engineer, AVX Corporation Brian Ward, Business Manager, AVX Corporation
AVX EMI SOLUTIONS Ron Demcko, Fellow of AVX Corporation Chris Mello, Principal Engineer, AVX Corporation Brian Ward, Business Manager, AVX Corporation Abstract EMC compatibility is becoming a key design
Yet More On Decoupling, Part 1: The Regulator s Interaction with capacitors Kendall Castor-Perry
Page 1 of 6 Yet More On Decoupling, Part 1: The Regulator s Interaction with capacitors Kendall Castor-Perry In Know the sometimes-surprising interactions in modelling a capacitor-bypass network (http://www.planetanalog.com/showarticle.jhtml?articleid=202402836,
Timing Errors and Jitter
Timing Errors and Jitter Background Mike Story In a sampled (digital) system, samples have to be accurate in level and time. The digital system uses the two bits of information the signal was this big
Guidelines for Designing High-Speed FPGA PCBs
Guidelines for Designing High-Speed FPGA PCBs February 2004, ver. 1.1 Application Note Introduction Over the past five years, the development of true analog CMOS processes has led to the use of high-speed
Output Ripple and Noise Measurement Methods for Ericsson Power Modules
Output Ripple and Noise Measurement Methods for Ericsson Power Modules Design Note 022 Ericsson Power Modules Ripple and Noise Abstract There is no industry-wide standard for measuring output ripple and
Simulation and Design of Printed Circuit Boards Utilizing Novel Embedded Capacitance Material
Simulation and Design of Printed Circuit Boards Utilizing Novel Embedded Capacitance Material Yu Xuequan, Yan Hang, Zhang Gezi, Wang Haisan Huawei Technologies Co., Ltd Lujiazui Subpark, Pudong Software
Application Note TMA Series
1W, SIP, Single & Dual Output DC/DC Converters Features SIP Package with Industry Standard Pinout Package Dimension: 19.5 x 10.2 x 6.1 mm (0.77 x 0.4 x 0.24 ) 5V&12V Models 19.5 x 10.2 x 7.1 mm (0.77 x
Article from Micrel. A new approach to the challenge of powering cellular M2M modems By Anthony Pele Senior Field Applications Engineer, Micrel
Article from Micrel A new approach to the challenge of powering cellular M2M modems By Anthony Pele Senior Field Applications Engineer, Micrel www.micrel.com Industrial applications for machine-to-machine
AP24026. Microcontroller. EMC Design Guidelines for Microcontroller Board Layout. Microcontrollers. Application Note, V 3.
Microcontroller Application Note, V 3.0, April 2005 AP24026 for Microcontroller Board Layout Microcontrollers Never stop thinking. TriCore Revision History: 2005-04 V 3.0 Previous Version: 2001-04 Page
Minimizing crosstalk in a high-speed cable-connector assembly.
Minimizing crosstalk in a high-speed cable-connector assembly. Evans, B.J. Calvo Giraldo, E. Motos Lopez, T. CERN, 1211 Geneva 23, Switzerland [email protected] [email protected] [email protected]
Application Note AN:005. FPA Printed Circuit Board Layout Guidelines. Introduction Contents. The Importance of Board Layout
FPA Printed Circuit Board Layout Guidelines By Paul Yeaman Principal Product Line Engineer V I Chip Strategic Accounts Introduction Contents Page Introduction 1 The Importance of 1 Board Layout Low DC
X2Y Solution for Decoupling Printed Circuit Boards
Summary As printed circuit board s (PCB) power distribution systems (PDS) gain in complexity (i.e. multiple voltages and lower voltages levels) the sensitivity to transients and noise voltage is becoming
Keywords: input noise, output noise, step down converters, buck converters, MAX1653EVKit
Maxim > Design Support > Technical Documents > Tutorials > Power-Supply Circuits > APP 986 Keywords: input noise, output noise, step down converters, buck converters, MAX1653EVKit TUTORIAL 986 Input and
Impedance Matching and Matching Networks. Valentin Todorow, December, 2009
Impedance Matching and Matching Networks Valentin Todorow, December, 2009 RF for Plasma Processing - Definition of RF What is RF? The IEEE Standard Dictionary of Electrical and Electronics Terms defines
IBIS for SSO Analysis
IBIS for SSO Analysis Asian IBIS Summit, November 15, 2010 (Presented previously at Asian IBIS Summits, Nov. 9 & 12, 2010) Haisan Wang Joshua Luo Jack Lin Zhangmin Zhong Contents Traditional I/O SSO Analysis
Frank Hong Advanced CAE Lab, Telecommunication R&D Center, Telecommunication Business, SAMSUNG ELECTRONICS, Suwon, Republic of Korea
Slots on Ground Fillings of Multi-layer Printed Circuit Board for Suppressing Indirect Crosstalk between Digital Clock Line and RF Signal Line in Mixed Mode Mobile Systems Jun So Pak School of Electrical
Photolink- Fiber Optic Receiver PLR135/T1
Features High PD sensitivity optimized for red light Data : NRZ signal Low power consumption for extended battery life Built-in threshold control for improved noise Margin The product itself will remain
Reading: HH Sections 4.11 4.13, 4.19 4.20 (pgs. 189-212, 222 224)
6 OP AMPS II 6 Op Amps II In the previous lab, you explored several applications of op amps. In this exercise, you will look at some of their limitations. You will also examine the op amp integrator and
PCB Design Conference - East Keynote Address EMC ASPECTS OF FUTURE HIGH SPEED DIGITAL DESIGNS
OOOO1 PCB Design Conference - East Keynote Address September 12, 2000 EMC ASPECTS OF FUTURE HIGH SPEED DIGITAL DESIGNS By Henry Ott Consultants Livingston, NJ 07039 (973) 992-1793 www.hottconsultants.com
RF data receiver super-reactive ASK modulation, low cost and low consumption ideal for Microchip HCS KEELOQ decoder/encoder family. 0.
Receiver AC-RX2/CS RF data receiver super-reactive ASK modulation, low cost and low consumption ideal for Microchip HCS KEELOQ decoder/encoder family. Pin-out 38.1 3 Component Side 1 2 3 7 11 13 14 15
Understanding Power Impedance Supply for Optimum Decoupling
Introduction Noise in power supplies is not only caused by the power supply itself, but also the load s interaction with the power supply (i.e. dynamic loads, switching, etc.). To lower load induced noise,
IDT80HSPS1616 PCB Design Application Note - 557
IDT80HSPS1616 PCB Design Application Note - 557 Introduction This document is intended to assist users to design in IDT80HSPS1616 serial RapidIO switch. IDT80HSPS1616 based on S-RIO 2.0 spec offers 5Gbps
5. MINIMIZATION OF CONDUCTED EMI. Chapter Five. switch-mode power supply decrease approximately linearly with the increase of the switching
5. MINIMIZATION OF CONDUCTED EMI Chapter Five MINIMIZATION OF CONDUCTED EMI The sizes of the energy storage elements (transformers, inductors, and capacitors) in a switch-mode power supply decrease approximately
PL-277x Series SuperSpeed USB 3.0 SATA Bridge Controllers PCB Layout Guide
Application Note PL-277x Series SuperSpeed USB 3.0 SATA Bridge Controllers PCB Layout Guide Introduction This document explains how to design a PCB with Prolific PL-277x SuperSpeed USB 3.0 SATA Bridge
Supertex inc. HV256. 32-Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit
32-Channel High Voltage Amplifier Array Features 32 independent high voltage amplifiers 3V operating voltage 295V output voltage 2.2V/µs typical output slew rate Adjustable output current source limit
8 Gbps CMOS interface for parallel fiber-optic interconnects
8 Gbps CMOS interface for parallel fiberoptic interconnects Barton Sano, Bindu Madhavan and A. F. J. Levi Department of Electrical Engineering University of Southern California Los Angeles, California
Application Note 58 Crystal Considerations with Dallas Real Time Clocks
www.dalsemi.com Application Note 58 Crystal Considerations with Dallas Real Time Clocks Dallas Semiconductor offers a variety of real time clocks (RTCs). The majority of these are available either as integrated
ATE-A1 Testing Without Relays - Using Inductors to Compensate for Parasitic Capacitance
Introduction (Why Get Rid of Relays?) Due to their size, cost and relatively slow (millisecond) operating speeds, minimizing the number of mechanical relays is a significant goal of any ATE design. This
RF Design Guidelines: PCB Layout and Circuit Optimization
AN 1200.04 Application Note RF Design Guidelines: PCB Layout and Circuit Optimization Copyright Semtech 2006 1 of 22 www.semtech.com 1 Table of Contents 1 Table of Contents...2 1.1 Index of Figures...2
Application Note 58 Crystal Considerations for Dallas Real-Time Clocks
www.maxim-ic.com Application Note 58 Crystal Considerations for Dallas Real-Time Clocks OVERVIEW This application note describes crystal selection and layout techniques for connecting a 32,768Hz crystal
Ultra Low Profile Silicon Capacitors (down to 80 µm) applied to Decoupling Applications. Results on ESR/ESL.
Ultra Low Profile Silicon Capacitors (down to 80 µm) applied to Decoupling Applications. Results on ESR/ESL. Laurent Lengignon, Laëtitia Omnès, Frédéric Voiron IPDiA, 2 rue de la girafe, 14000 Caen, France
Agilent Ultra-Low Impedance Measurements Using 2-Port Measurements. Application Note
Agilent Ultra-Low Impedance Measurements Using 2-Port Measurements Application Note Table of Contents Ultra-Low Impedance Measurements Using a Vector Network Analyzer... 3 Limitations of 1-Port VNA Impedance
ISSCC 2003 / SESSION 10 / HIGH SPEED BUILDING BLOCKS / PAPER 10.5
ISSCC 2003 / SESSION 10 / HIGH SPEED BUILDING BLOCKS / PAPER 10.5 10.5 Broadband ESD Protection Circuits in CMOS Technology Sherif Galal, Behzad Razavi Electrical Engineering Department, University of
RX-AM4SF Receiver. Pin-out. Connections
RX-AM4SF Receiver The super-heterodyne receiver RX-AM4SF can provide a RSSI output indicating the amplitude of the received signal: this output can be used to create a field-strength meter capable to indicate
Enpirion Power Datasheet EP53F8QI 1500 ma PowerSoC Voltage Mode Synchronous PWM Buck with Integrated Inductor
Enpirion Power Datasheet EP53F8QI 1500 ma PowerSoC Voltage Mode Synchronous PWM Buck with Integrated Inductor Description The EP53F8QI provides high efficiency in a very small footprint. Featuring integrated
Switch Mode Power Supply Topologies
Switch Mode Power Supply Topologies The Buck Converter 2008 Microchip Technology Incorporated. All Rights Reserved. WebSeminar Title Slide 1 Welcome to this Web seminar on Switch Mode Power Supply Topologies.
VJ 6040 Mobile Digital TV UHF Antenna Evaluation Board
VISHAY VITRAMON Multilayer Chip Capacitors Application Note GENERAL is a multilayer ceramic chip antenna designed for receiving mobile digital TV transmissions in the UHF band. The target application for
This application note is written for a reader that is familiar with Ethernet hardware design.
AN18.6 SMSC Ethernet Physical Layer Layout Guidelines 1 Introduction 1.1 Audience 1.2 Overview SMSC Ethernet products are highly-integrated devices designed for 10 or 100 Mbps Ethernet systems. They are
Consideration of a high-capacity foil cable:
Consideration of a high-capacity foil cable: Newly discovered ancient knowledge. The old RF-developers already knew the benefits of longplanar lines and have been used (electronic) Eonen (times) thin flat
Circuit Simulation and Technical Support Tools
TDK EMC Technology Practice Section Circuit Simulation and Technical Support Tools TDK Corporation Application Center Tetsuya Umemura, Katsushi Ebata 1 Utilization of Computer Simulation In recent years,
Powering Integrated Circuits (ICs), and managing ripple voltage as it relates
Ripple Voltage & ESR Powering Integrated Circuits (ICs), and managing ripple voltage as it relates to ESR of capacitors Low voltage ICs require supply voltage (Vcc) to have reduced levels of ripple voltage
Title: Low EMI Spread Spectrum Clock Oscillators
Title: Low EMI oscillators Date: March 3, 24 TN No.: TN-2 Page 1 of 1 Background Title: Low EMI Spread Spectrum Clock Oscillators Traditional ways of dealing with EMI (Electronic Magnetic Interference)
INTRODUCTION FIGURE 1 1. Cosmic Rays. Gamma Rays. X-Rays. Ultraviolet Violet Blue Green Yellow Orange Red Infrared. Ultraviolet.
INTRODUCTION Fibre optics behave quite different to metal cables. The concept of information transmission is the same though. We need to take a "carrier" signal, identify a signal parameter we can modulate,
Signal Types and Terminations
Helping Customers Innovate, Improve & Grow Application Note Signal Types and Terminations Introduction., H, LV, Sinewave, Clipped Sinewave, TTL, PECL,,, CML Oscillators and frequency control devices come
" PCB Layout for Switching Regulators "
1 " PCB Layout for Switching Regulators " 2 Introduction Linear series pass regulator I L V IN V OUT GAIN REF R L Series pass device drops the necessary voltage to maintain V OUT at it s programmed value
SELECTION GUIDE. Nominal Input
www.murata-ps.com NKE Series FEATURES RoHS Compliant Sub-Miniature SIP & DIP Styles 3kVDC Isolation UL Recognised Wide Temperature performance at full 1 Watt load, 40 C to 85 C Increased Power Density
Precision Analog Designs Demand Good PCB Layouts. John Wu
Precision Analog Designs Demand Good PCB Layouts John Wu Outline Enemies of Precision: Hidden components Noise Crosstalk Analog-to-Analog Digital-to-Analog EMI/RFI Poor Grounds Thermal Instability Leakage
High-Speed Printed Circuit
The World Leader in High Performance Signal Processing Solutions A Practical Guide to High-Speed Printed Circuit Board Layout John Ardizzoni Analog Devices Dennis Falls Avnet Electronics Marketing Agenda
MITSUBISHI RF MOSFET MODULE RA07H4047M
MITSUBISHI RF MOSFET MODULE RA7H7M RoHS Compliance,-7MHz 7W.V, Stage Amp. For PORTABLE RADIO DESCRIPTION The RA7H7M is a 7-watt RF MOSFET Amplifier Module for.-volt portable radios that operate in the
FM TRANSMITTER & RECEIVER HYBRID MODULES. FM-RTFQ SERIES FM-RRFQ SERIES. Transmitter. Receiver. Applications
FM Radio Transmitter & Receivers Available as or or 868MHz Transmit Range up to 20m Miniature Packages Data Rate up to 9.6Kbps No Adjustable Components Very Stable Operating Frequency Operates from 20
Current Probes, More Useful Than You Think
Current Probes, More Useful Than You Think Training and design help in most areas of Electrical Engineering Copyright 1998 Institute of Electrical and Electronics Engineers. Reprinted from the IEEE 1998
Effective Power Integrity Floor-Planning and Success Stories in Japan
Effective Power Integrity Floor-Planning and Success Stories in Japan Giga Hertz Technology Inc, CEO Ryuji Kawamura 1 Agenda 1. Early Stage PI analysis Needs 2. Basic PI theories 3. Floor-planning PI analysis
Standex-Meder Electronics. Custom Engineered Solutions for Tomorrow
Standex-Meder Electronics Custom Engineered Solutions for Tomorrow RF Reed Relays Part II Product Training Copyright 2013 Standex-Meder Electronics. All rights reserved. Introduction Purpose Designing
Application Note SAW-Components
Application Note SAW-Components Principles of SAWR-stabilized oscillators and transmitters. App: Note #1 This application note describes the physical principle of SAW-stabilized oscillator. Oscillator
Design and Test of Fast Laser Driver Circuits
Design and Test of Fast Laser Driver Circuits Since the invention of the laser by Theodore H Maiman 50 years ago, lasers have found widespread applications in various technological fields, such as telecommunications,
SOLUTION FOR INCREASING CAPACITANCE DEMAND HIGH CV TANTALUM CAPACITORS
SOLUTION FOR INCREASING CAPACITANCE DEMAND HIGH CV TANTALUM CAPACITORS T. Zednicek, AVX Czech Republic s.r.o., Dvorakova 328, 563 1 Lanskroun, Czech Republic Phone: +42 467 558 126 Fax: +42 467 558 128
EMC Expert System for Architecture Design
EMC Expert System for Architecture Design EMC Expert System for Architecture Design Marcel van Doorn [email protected] Philips Electromagnetics Competence Center High Tech Campus 26, 5656 AE
Chapter 5. A Power Distribution System
Chapter 5 A Power Distribution System K. Barry A. Williams, Principal Engineer, Hewlett Packard 5.1 Introduction The goal of a power distribution system is to have an impedence that is flat over frequency.
7-41 POWER FACTOR CORRECTION
POWER FTOR CORRECTION INTRODUCTION Modern electronic equipment can create noise that will cause problems with other equipment on the same supply system. To reduce system disturbances it is therefore essential
Grounding Demystified
Grounding Demystified 3-1 Importance Of Grounding Techniques 45 40 35 30 25 20 15 10 5 0 Grounding 42% Case 22% Cable 18% Percent Used Filter 12% PCB 6% Grounding 42% Case Shield 22% Cable Shielding 18%
Design A High Performance Buck or Boost Converter With Si9165
Design A High Performance Buck or Boost Converter With Si9165 AN723 AN723 by Kin Shum INTRODUCTION The Si9165 is a controller IC designed for dc-to-dc conversion applications with 2.7- to 6- input voltage.
Changes PN532_Breakout board
Changes PN532_Breakout board Document: Changes PN532_Breakout board Department / Faculty : TechnoCentrum - Radboud University Nijmegen Contact: René Habraken Date: 17 May 2011 Doc. Version: 1.0 Contents
Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND
DATASHEET IDT5P50901/2/3/4 Description The IDT5P50901/2/3/4 is a family of 1.8V low power, spread spectrum clock generators capable of reducing EMI radiation from an input clock. Spread spectrum technique
Circuits with inductors and alternating currents. Chapter 20 #45, 46, 47, 49
Circuits with inductors and alternating currents Chapter 20 #45, 46, 47, 49 RL circuits Ch. 20 (last section) Symbol for inductor looks like a spring. An inductor is a circuit element that has a large
EECC694 - Shaaban. Transmission Channel
The Physical Layer: Data Transmission Basics Encode data as energy at the data (information) source and transmit the encoded energy using transmitter hardware: Possible Energy Forms: Electrical, light,
AppNote 404 EM MICROELECTRONIC - MARIN SA. EM4095 Application Note RFID. Title: Product Family: TABLE OF CONTENT. Application Note 404
EM MICROELECTRONIC - MARIN SA AppNote 0 Title: Product Family: Application Note 0 EM095 Application Note RFID Part Number: EM095 Keywords: RFID Transceiver, Reader Chip, EM095 Date: 5 September 00 TABLE
www.jameco.com 1-800-831-4242
Distributed by: www.jameco.com 1-800-831-4242 The content and copyrights of the attached material are the property of its owner. LF411 Low Offset, Low Drift JFET Input Operational Amplifier General Description
4 SENSORS. Example. A force of 1 N is exerted on a PZT5A disc of diameter 10 mm and thickness 1 mm. The resulting mechanical stress is:
4 SENSORS The modern technical world demands the availability of sensors to measure and convert a variety of physical quantities into electrical signals. These signals can then be fed into data processing
PS323. Precision, Single-Supply SPST Analog Switch. Features. Description. Block Diagram, Pin Configuration, and Truth Table. Applications PS323 PS323
Features ÎÎLow On-Resistance (33-ohm typ.) Minimizes Distortion and Error Voltages ÎÎLow Glitching Reduces Step Errors in Sample-and-Holds. Charge Injection, 2pC typ. ÎÎSingle-Supply Operation (+2.5V to
Designing the NEWCARD Connector Interface to Extend PCI Express Serial Architecture to the PC Card Modular Form Factor
Designing the NEWCARD Connector Interface to Extend PCI Express Serial Architecture to the PC Card Modular Form Factor Abstract This paper provides information about the NEWCARD connector and board design
Common Mode Radiation of a Printed Circuit Board with Embedded Decoupling Capacitor Excited by IC s Shoot-Through Current
DesignCon 2007 Common Mode Radiation of a Printed Circuit Board with Embedded Decoupling Capacitor Excited by IC s Shoot-Through Current Toshio Sudo, Toshiba Corporation [email protected] Seiju
Design of Bidirectional Coupling Circuit for Broadband Power-Line Communications
Journal of Electromagnetic Analysis and Applications, 2012, 4, 162-166 http://dx.doi.org/10.4236/jemaa.2012.44021 Published Online April 2012 (http://www.scirp.org/journal/jemaa) Design of Bidirectional
MOBILE SYSTEM FOR DIAGNOSIS OF HIGH VOLTAGE CABLES (132KV/220KV) VLF-200 HVCD
MOBILE SYSTEM FOR DIAGNOSIS OF HIGH VOLTAGE CABLES (132KV/220KV) VLF-200 HVCD VERY LOW FREQUENCY (VLF) - PARTIAL DISCHARGES AND TANGENT DELTA HV/EHV POWER CABLES DIAGNOSTIC AND ON-SITE FIELD TESTING WITH
Linear Parameter Measurement (LPM)
(LPM) Module of the R&D SYSTEM FEATURES Identifies linear transducer model Measures suspension creep LS-fitting in impedance LS-fitting in displacement (optional) Single-step measurement with laser sensor
Computer Aided Design of Home Medical Alert System
Computer Aided Design of Home Medical Alert System Submitted to The Engineering Honors Committee 119 Hitchcock Hall College of Engineering The Ohio State University Columbus, Ohio 43210 By Pei Chen Kan
Return Paths and Power Supply Decoupling
Return Paths and Power Supply Decoupling Dr. José Ernesto Rayas Sánchez 1 Outline Ideal return paths Microstrip return paths Stripline return paths Modeling metallic reference planes Power supply bypassing
Figure 1 FPGA Growth and Usage Trends
White Paper Avoiding PCB Design Mistakes in FPGA-Based Systems System design using FPGAs is significantly different from the regular ASIC and processor based system design. In this white paper, we will
2.996/6.971 Biomedical Devices Design Laboratory Lecture 2: Fundamentals and PCB Layout
2.996/6.971 Biomedical Devices Design Laboratory Lecture 2: Fundamentals and PCB Layout Instructor: Hong Ma Sept. 12, 2007 Fundamental Elements Resistor (R) Capacitor (C) Inductor (L) Voltage Source Current
How To Design An Ism Band Antenna For 915Mhz/2.4Ghz Ism Bands On A Pbbb (Bcm) Board
APPLICATION NOTE Features AT09567: ISM Band PCB Antenna Reference Design Atmel Wireless Compact PCB antennas for 915MHz and 2.4GHz ISM bands Easy to integrate Altium design files and gerber files Return
MEASUREMENT UNCERTAINTY IN VECTOR NETWORK ANALYZER
MEASUREMENT UNCERTAINTY IN VECTOR NETWORK ANALYZER W. Li, J. Vandewege Department of Information Technology (INTEC) University of Gent, St.Pietersnieuwstaat 41, B-9000, Gent, Belgium Abstract: Precision
What Determines FPGA Power Requirements?
Understanding and Meeting FPGA Power Requirements by Amanda Alfonso, Product Marketing Manager WP-01234-1.0 White Paper With all the advantages of an FPGA s flexible implementation comes one growing challenge:
C39E.pdf Jul.20,2010
EU RoHS Compliant All the products in this catalog comply with EU RoHS. EU RoHS is "the European Directive 2011/65/EU on the Restriction of the Use of Certain Hazardous Substances in Electrical and Electronic
High Precision TCXO / VCTCXO Oscillators
Available at Digi-Key** www.digikey.com High Precision TCXO / VCTCXO Oscillators 2111 Comprehensive Drive Phone: 60-81- 722 Fax: 60-81- 00 US Headquarters: 60-81-722 European Headquarters: +-61-72221 Description:
