TwinDie 1.35V DDR3L SDRAM

Similar documents
Note: Data Rate (MT/s) CL = 3 CL = 4 CL = 5 CL = 6. t RCD (ns) t RP (ns) t RC (ns) t RFC (ns)

1.55V DDR2 SDRAM FBDIMM

Features. DDR SODIMM Product Datasheet. Rev. 1.0 Oct. 2011

Features. DDR3 SODIMM Product Specification. Rev. 1.7 Feb. 2016

Features. DDR3 Unbuffered DIMM Spec Sheet

DDR2 SDRAM SODIMM MT8HTF6464HDZ 512MB MT8HTF12864HDZ 1GB. Features. 512MB, 1GB (x64, DR) 200-Pin DDR2 SODIMM. Features

GR2DR4B-EXXX/YYY/LP 1GB & 2GB DDR2 REGISTERED DIMMs (LOW PROFILE)

ADQYF1A08. DDR2-1066G(CL6) 240-Pin O.C. U-DIMM 1GB (128M x 64-bits)

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

DDR3 SDRAM UDIMM MT8JTF12864A 1GB MT8JTF25664A 2GB

DDR2 SDRAM UDIMM MT18HTF6472AY 512MB MT18HTF12872AY 1GB MT18HTF25672AY 2GB MT18HTF51272AY 4GB. Features

DDR2 SDRAM SODIMM MT4HTF6464HZ 512MB. Features. 512MB (x64, SR) 200-Pin DDR2 SODIMM. Features. Figure 1: 200-Pin SODIMM (MO-224 R/C C)

Table 1: Address Table

Technical Note. Initialization Sequence for DDR SDRAM. Introduction. Initializing DDR SDRAM

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

DDR3 SDRAM SODIMM MT8JSF12864HZ 1GB MT8JSF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SO- DIMM.

DDR SDRAM SODIMM. MT8VDDT3264H 256MB 1 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB MT16HTF51264HZ 4GB. Features. 1GB, 2GB, 4GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM.

DDR2 SDRAM SODIMM MT16HTF12864H 1GB MT16HTF25664H 2GB

DDR2 SDRAM UDIMM MT16HTF6464AY 512MB MT16HTF12864AY 1GB MT16HTF25664AY 2GB MT16HTF51264AY 4GB. Features

DDR3 SDRAM UDIMM MT16JTF25664AZ 2GB MT16JTF51264AZ 4GB MT16JTF1G64AZ 8GB. Features. 2GB, 4GB, 8GB (x64, DR) 240-Pin DDR3 UDIMM.

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

DDR SDRAM SODIMM. MT9VDDT1672H 128MB 1 MT9VDDT3272H 256MB MT9VDDT6472H 512MB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM SODIMM MT8HTF3264HD 256MB MT8HTF6464HD 512MB MT8HTF12864HD 1GB For component data sheets, refer to Micron s Web site:

DDR3 SDRAM SODIMM MT8JSF25664HDZ 2GB. Features. 2GB (x64, DR) 204-Pin DDR3 SODIMM. Features. Figure 1: 204-Pin SODIMM (MO-268 R/C A)

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

DDR3L SDRAM. MT41K512M4 64 Meg x 4 x 8 banks MT41K256M8 32 Meg x 8 x 8 banks MT41K128M16 16 Meg x 16 x 8 banks. Description

DDR3L SDRAM. MT41K1G4 128 Meg x 4 x 8 banks MT41K512M8 64 Meg x 8 x 8 banks MT41K256M16 32 Meg x 16 x 8 banks. Description

DDR3 SDRAM. MT41J512M4 64 Meg x 4 x 8 Banks MT41J256M8 32 Meg x 8 x 8 Banks MT41J128M16 16 Meg x 16 x 8 Banks. Features. 2Gb: x4, x8, x16 DDR3 SDRAM

DDR3 SDRAM. MT41J256M4 32 Meg x 4 x 8 banks MT41J128M8 16 Meg x 8 x 8 banks MT41J64M16 8 Meg x 16 x 8 banks. Features

DDR3(L) 4GB / 8GB UDIMM

Technical Note DDR2 Offers New Features and Functionality

Memory Module Specifications KVR667D2D4F5/4G. 4GB 512M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

Technical Note DDR3 ZQ Calibration

DDR2 SDRAM FBDIMM MT36HTF25672F 2GB MT36HTF51272F 4GB. Features. 2GB, 4GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

are un-buffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM). All devices

Mobile SDRAM. MT48H16M16LF 4 Meg x 16 x 4 banks MT48H8M32LF 2 Meg x 32 x 4 banks

Table 1 SDR to DDR Quick Reference

DDR2 SDRAM FBDIMM MT9HTF6472F 512MB MT9HTF12872F 1GB. Features. 512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM. Features

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

V58C2512(804/404/164)SB HIGH PERFORMANCE 512 Mbit DDR SDRAM 4 BANKS X 16Mbit X 8 (804) 4 BANKS X 32Mbit X 4 (404) 4 BANKS X 8Mbit X 16 (164)

Memory Module Specifications KVR667D2D8F5/2GI. 2GB 256M x 72-Bit PC CL5 ECC 240-Pin FBDIMM DESCRIPTION SPECIFICATIONS

DDR2 SDRAM FBDIMM MT18HTF12872FD 1GB MT18HTF25672FD 2GB. Features. 1GB, 2GB (x72, DR) 240-Pin DDR2 SDRAM FBDIMM. Features

User s Manual HOW TO USE DDR SDRAM

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

DDR SDRAM Small-Outline DIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

SPREAD SPECTRUM CLOCK GENERATOR. Features

RealSSD Embedded USB Mass Storage Drive MTFDCAE001SAF, MTFDCAE002SAF, MTFDCAE004SAF, MTFDCAE008SAF

ADATA Technology Corp. DDR3-1600(CL11) 240-Pin VLP ECC U-DIMM 4GB (512M x 72-bit)

DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS

Technical Note. DDR3 Point-to-Point Design Support. Introduction. TN-41-13: DDR3 Point-to-Point Design Support. Introduction

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Technical Note FBDIMM Channel Utilization (Bandwidth and Power)

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

DDR2 SDRAM. MT47H256M4 32 Meg x 4 x 8 banks MT47H128M8 16 Meg x 8 x 8 banks MT47H64M16 8 Meg x 16 x 8 banks. Features

Precision, Unity-Gain Differential Amplifier AMP03

JEDEC STANDARD DDR3 SDRAM. JESD79-3C (Revision of Jesd79-3B, April 2008) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOVEMBER 2008

1-Mbit (128K x 8) Static RAM

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

Tuning DDR4 for Power and Performance. Mike Micheletti Product Manager Teledyne LeCroy

Address Summary Table: 128MB 256MB 512MB 1GB 2GB Module

DDR2 SDRAM Unbuffered DIMM MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

DDR2 Specific SDRAM Functions

Supertex inc. HV Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit

DATA SHEET. TDA8560Q 2 40 W/2 Ω stereo BTL car radio power amplifier with diagnostic facility INTEGRATED CIRCUITS Jan 08

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

TYPICAL APPLICATION CIRCUIT. ORDER INFORMATION SOP-EP 8 pin A703EFT (Lead Free) A703EGT (Green)

PACKAGE OUTLINE DALLAS DS2434 DS2434 GND. PR 35 PACKAGE See Mech. Drawings Section

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

DDR2 SDRAM SODIMM MT4HTF1664H 128MB MT4HTF3264H 256MB MT4HTF6464H 512MB

.OPERATING SUPPLY VOLTAGE UP TO 46 V

CS0_n 1K A[9:0] 2K A[10:0] addressing/cs_n

DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 WE# RAS# A0 A1 A2 A3

DOUBLE DATA RATE (DDR) SDRAM

Features. Instruction. Decoder Control Logic, And Clock Generators. Address Compare amd Write Enable. Protect Register V PP.

CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to C)

ThinkServer PC DDR2 FBDIMM and PC DDR2 SDRAM Memory options boost overall performance of ThinkServer solutions

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

Advanced Monolithic Systems

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

HI-3182, HI-3183, HI-3184 HI-3185, HI-3186, HI-3188

JEDEC STANDARD DDR2 SDRAM SPECIFICATION JESD79-2B. (Revision of JESD79-2A) JEDEC SOLID STATE TECHNOLOGY ASSOCIATION. January 2005

DATA SHEET. TDA1518BQ 24 W BTL or 2 x 12 watt stereo car radio power amplifier INTEGRATED CIRCUITS

STWD100. Watchdog timer circuit. Description. Features. Applications

TLI4946. Datasheet TLI4946K, TLI4946-2K, TLI4946-2L. Sense and Control. May 2009

DS1621 Digital Thermometer and Thermostat

Transcription:

TwinDie 1.35R3L SDRAM MT41K2G4 128 Meg x 4 x 8 Banks x 2 Ranks MT41K1G8 64 Meg x 8 x 8 Banks x 2 Ranks Description Description The 8Gb (TwinDie ) DDR3L SDRAM (1.35V) uses Micron s 4Gb DDR3L SDRAM die (essentially two ranks of the 4Gb DDR3L SDRAM). Refer to Micron s 4Gb DDR3 SDRAM data sheet for the specifications not included in this document. Specifications for base part number MT41K1G4 correlate to TwinDie manufacturing part number MT41K2G4; specifications for base part number MT41K512M8 correlate to TwinDie manufacturing part number MT41K1G8. Features Uses 4Gb Micron die Two ranks (includes dual CS#, ODT, CKE, and ZQ balls) Each rank has eight internal banks for concurrent operation = Q = 1.35V (1.283 1.45V); backward compatible to = Q = 1.5V ±0.075V 1.35V center-terminated push/pull I/O JEDEC-standard ball-out Low-profile package T C of 0 C to 95 C 0 C to 85 C: 8192 refresh cycles in 64ms 85 C to 95 C: 8192 refresh cycles in 32ms Industrial temperature (IT) available (Rev. E) Options Marking Configuration 128 Meg x 4 x 8 banks x 2 ranks 2G4 64 Meg x 8 x 8 banks x 2 ranks 1G8 FBGA package (Pb-free) 78-ball FBGA THE (10.5mm x 12mm x 1.2mm) Die Rev :D 78-ball FBGA (9.5mm x 11.5mm x 1.2mm) Die Rev :E TRF Timing cycle time 1 1.071ns @ CL = 13 (DDR3L-1866) -107 1.25ns @ CL = 11 (DDR3L-1600) -125 1.5ns @ CL = 9 (DDR3L-1333) -15E 1.87ns @ CL = 7 (DDR3L-1066) -187E Self refresh Standard None Operating temperature Commercial (0 C T C 95 C) None Industrial (-40 C T C 95 C) Rev. E IT Revision :D/:E Note: 1. CL = CAS (READ) latency. Table 1: Key Timing Parameters Speed Grade Data Rate (MT/s) Target t RCD- t RP-CL t RCD (ns) t RP (ns) CL (ns) -107 1, 2, 3 1866 13-13-13 13.91 13.91 13.91-125 1, 2 1600 11-11-11 13.75 13.75 13.75-15E 1 1333 9-9-9 13.5 13.5 13.5-187E 1066 7-7-7 13.1 13.1 13.1 Notes: 1. Backward compatible to 1066, CL = 7 (-187E). 2. Backward compatible to 1333, CL = 9 (-15E). 3. Backward compatible to 1600, CL = 11 (-125). 1 Products and specifications discussed herein are for evaluation and reference purposes only and are subject to change by Micron without notice. Products are only warranted by Micron to meet Micron s production data sheet specifications.

Description Table 2: Addressing Parameter 2048 Meg x 4 1024 Meg x 8 Configuration 128 Meg x 4 x 8 banks x 2 ranks 64 Meg x 8 x 8 banks x 2 ranks Refresh count 8K 8K Row address 64K A[15:0] 64K A[15:0] Bank address 8 BA[2:0] 8 BA[2:0] Column address 2K A[11, 9:0] 1K A[9:0] 2

Ball Assignments and Descriptions Ball Assignments and Descriptions Figure 1: 78-Ball FBGA Ball Assignments (Top View) 1 2 3 4 5 6 7 8 9 A NC NF, NF/TDQS# B Q DQ0 DM, DM/TDQS Q Q C Q DQ2 DQS DQ1 DQ3 Q D Q NF, DQ6 DQS# Q E V REFDQ Q NF, DQ4 NF, DQ7 NF, DQ5 Q F ODT1 RAS# CK CKE1 G ODT0 CAS# CK# CKE0 H CS1# CS0# WE# A10/AP ZQ0 ZQ1 J BA0 BA2 A15 V REFCA K A3 A0 A12/BC# BA1 L A5 A2 A1 A4 M N A7 RESET# A9 A13 A11 A14 A6 A8 Note: 1. Dark balls (with ring) designate balls that differ from the monolithic versions. 3

Ball Assignments and Descriptions Table 3: FBGA 78-Ball Descriptions Symbol Type Description A15, A14, A13, A12/BC#, A11, A10/AP, A[9:0] Input Address inputs: Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. Address inputs are referenced to V REFCA. A12/BC#: When enabled in the mode register (MR), A12 is sampled during READ and WRITE commands to determine whether burst chop (on-the-fly) will be performed (HIGH = burst length (BL) of 8 or no burst chop, LOW = burst chop (BC) of 4, burst chop). BA[2:0] Input Bank address inputs: BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1, MR2, or MR3) is loaded during the LOAD MODE command. BA[2:0] are referenced to V REFCA. CK, CK# Input Clock: CK and CK# are differential clock inputs. All command, address, and control input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. Output data strobe (DQS, DQS#) is referenced to the crossings of CK and CK#. CKE[1:0] Input Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DRAM. The specific circuitry that is enabled/disabled is dependent upon the DDR3L SDRAM configuration and operating mode. Taking CKE LOW provides PRECHARGE power-down and SELF REFRESH operations (all banks idle) or active power-down (row active in any bank). CKE is synchronous for power-down entry and exit and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (excluding CK, CK#, CKE, RESET#, and ODT) are disabled during power-down. Input buffers (excluding CKE and RESET#) are disabled during SELF REFRESH. CKE is referenced to V REFCA. CS#[1:0] Input Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external rank selection on systems with multiple ranks. CS# is considered part of the command code. DM Input Input data mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with the input data, during a write access. Although the DM ball is input-only, the DM loading is designed to match that of the DQ and DQS balls. DM is referenced to V REFDQ. DM has an optional use as TDQS on the x8. ODT[1:0] Input On-die termination: ODT enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR3L SDRAM. When enabled in normal operation, ODT is only applied to each of the following balls: DQ[7:0], DQS, DQS#, and DM for the x8; DQ[3:0], DQS, DQS#, and DM for the x4. The ODT input is ignored if disabled via the LOAD MODE command. ODT is referenced to V REFCA. RAS#, CAS#, WE# Input Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered and are referenced to V REFCA. RESET# Input Reset: RESET# is an active LOW CMOS input referenced to. The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH 0.8 Q and DC LOW 0.2 Q. RESET# assertion and desertion are asynchronous. DQ[3:0] I/O Data input/output: Bidirectional data bus for x4 configuration. DQ[3:0] are referenced to V REFDQ. 4

Ball Assignments and Descriptions Table 3: FBGA 78-Ball Descriptions (Continued) Symbol Type Description DQ[7:0] I/O Data input/output: Bidirectional data bus for x8 configuration. DQ[7:0] are referenced to V REFDQ. DQS, DQS# I/O Data strobe: DQS and DQS# are differential data strobes: Output with read data; edge aligned with read data; input with write data; center-aligned with write data. TDQS, TDQS# I/O Termination data strobe: Applies to the x8 configuration only. When TDQS is enabled, DM is disabled, and the TDQS and TDQS# balls provide termination resistance. Supply Power supply: 1.35V (1.283V to 1.45V operational; compatible with 1.5V operation) Q Supply DQ power supply: 1.35V (1.283V to 1.45V operational; compatible with 1.5V operation). Isolated on the device for improved noise immunity. V REFCA Supply Reference voltage for control, command, and address: V REFCA must be maintained at all times (including self refresh) for proper device operation. V REFDQ Supply Reference voltage for data: V REFDQ must be maintained at all times (including self refresh) for proper device operation. Supply Ground. Q Supply DQ ground: Isolated on the device for improved noise immunity. ZQ[1:0] Reference External reference ball for output drive calibration: This ball is tied to an external 240Ω resistor (RZQ), which is tied to Q. NC No connect: These balls should be left unconnected (the ball has no connection to the DRAM or to other balls). NF No function: When configured as a x4 device, these balls are NF. When configured as a x8 device, these balls are defined as TDQS#, DQ[7:4]. 5

Functional Description Industrial Temperature Functional Description The TwinDie DDR3L SDRAM is a high-speed, CMOS dynamic random access memory device internally configured as two 8-bank DDR3L SDRAM devices. Although each die is tested individually within the dual-die package, some TwinDie test results may vary from a like-die tested within a monolithic die package. The DDR3L SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access consists of a single 8n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3L SDRAM input receiver. DQS is center-aligned with data for WRITEs. The read data is transmitted by the DDR3L SDRAM and edge-aligned to the data strobes. Read and write accesses to the DDR3L SDRAM are burst oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits (including CSn#, BAn, and An) registered coincident with the READ or WRITE command are used to select the rank, bank, and starting column location for the burst access. This data sheet provides a general description, package dimensions, and the package ballout. Refer to the Micron monolithic DDR3L data sheet for complete information regarding individual die initialization, register definition, command descriptions, and die operation. The industrial temperature (IT) option, if offered, requires that the case temperature not exceed 40 C or 95 C. JEDEC specifications require the refresh rate to double when T C exceeds 85 C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance, I DD values, some IDD specifications and the input/output impedance must be derated when T C is < 0 C or > 95 C. See the DDR3 monolithic data sheet for details. 6

Functional Block Diagrams Functional Block Diagrams Figure 2: Functional Block Diagram (128 Meg x 4 x 8 Banks x 2 Ranks) Rank 1 (128 Meg x 4 x 8 banks) Rank 0 (128 Meg x 4 x 8 banks) CS1# CKE1 ODT1 ZQ1 CAS# RAS# WE# CK CK# A[15:0], BA[2:0] DQS, DQS# DQ[3:0] CS0# CKE0 ODT0 ZQ0 DM Figure 3: Functional Block Diagram (64 Meg x 8 x 8 Banks x 2 Ranks) Rank 1 (64 Meg x 8 x 8 banks) Rank 0 (64 Meg x 8 x 8 banks) CS1# CKE1 ODT1 ZQ1 RAS# CAS# WE# CK CK# A[15:0], BA[2:0] DQS, DQS# DQ[7:0] CS0# CKE0 ODT0 ZQ0 DM/TDQS TDQS# 7

Electrical Specifications Absolute Ratings Table 4: Absolute Maximum DC Ratings Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the device data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. Parameter Symbol Min Max Units Notes supply voltage relative to 0.4 1.975 V 1 supply voltage relative to Q Q 0.4 1.975 V Voltage on any ball relative to V IN, V OUT 0.4 1.975 V Input leakage current Any input 0V V IN, V REF pin 0V V IN 1.1V (All other pins not under test = 0V) V REF supply leakage current V REFDQ = /2 or V REFCA = /2 (All other pins not under test = 0V) Electrical Specifications Absolute Ratings I I 4 4 µa I VREF 2 2 µa 2 Operating case temperature T C 0 95 C 3, 4 Storage temperature T STG 55 150 C Notes: 1. and Q must be within 300mV of each other at all times, and V REF must not be greater than 0.6 Q. When and Q are less than 500mV, V REF may be 300mV. 2. The minimum limit requirement is for testing purposes. The leakage current on the V REF pin should be minimal. 3. MAX operating case temperature. T C is measured in the center of the package (see Figure 4 (page 9)). 4. Device functionality is not guaranteed if the DRAM device exceeds the maximum T C during operation. Temperature and Thermal Impedance It is imperative that the DDR3L SDRAM device s temperature specifications, shown in the following table, be maintained in order to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device s thermal impedances correctly. The thermal impedances listed in Table 6 (page 9) apply to the current die revision and packages. Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, Thermal Applications, prior to using the values listed in the thermal impedance table. For designs that are expected to last several years and require the flexibility to use several DRAM die shrinks, consider using final target theta values (rather than existing values) to account for increased thermal impedances from the die size reduction. The DDR3L SDRAM device s safe junction temperature range can be maintained when the T C specification is not exceeded. In applications where the device s ambient temperature is too high, use of forced air and/or heat sinks may be required to satisfy the case temperature specifications. 8

Electrical Specifications Absolute Ratings Table 5: Thermal Characteristics Notes 1 3 apply to entire table Parameter Symbol Value Units Notes Operating temperature T C 0 to 85 C 0 to 95 C 4 Notes: 1. MAX operating case temperature T C is measured in the center of the package, as shown below. 2. A thermal solution must be designed to ensure that the device does not exceed the maximum T C during operation. 3. Device functionality is not guaranteed if the device exceeds maximum T C during operation. 4. If T C exceeds 85 C, the DRAM must be refreshed externally at 2x refresh, which is a 3.9µs interval refresh rate. The use of self refresh temperature (SRT) or automatic self refresh (ASR), if available, must be enabled. Figure 4: Temperature Test Point Location Test point Length (L) 0.5 (L) Width (W) 0.5 (W) Table 6: Thermal Impedance Die Rev Package Substrate D 78-ball Low Conductivity High Conductivity E 78-ball Low Conductivity High Conductivity Θ JA ( C/W) Airflow = 0m/s Θ JA ( C/W) Airflow = 1m/s Θ JA ( C/W) Airflow = 2m/s Θ JB ( C/W) Θ JC ( C/W) Notes 55.7 42.3 36.8 32 1.5 1 35.6 29.3 26.7 23.9 57.7 44.1 38.8 20.5 2.1 1 36.7 30.6 28.1 18.6 Note: 1. Thermal resistance data is based on a number of samples from multiple lots and should be viewed as a typical number. 9

Electrical Specifications I CDD Parameters Electrical Specifications I CDD Parameters Table 7: DDR3L I CDD Specifications and Conditions (Rev D) Note 1 applies to the entire table Combined Symbol Individual Die Status Bus Width -187E -15E -125 Units I CDD0 I CDD0 = I DD0 + I DD2P0 x4, x8 75 80 90 ma I CDD1 I CDD1 = I DD1 + I DD2P0 x4 85 90 95 ma x8 92 97 102 I CDD2P0 (slow exit) I CDD2P0 = I DD2P0 + I DD2P0 x4, x8 30 30 30 ma I CDD2P1 (fast exit) I CDD2P1 = I DD2P1 + I DD2P0 x4, x8 43 45 50 ma I CDD2Q I CDD2Q = I DD2Q + I DD2P0 x4, x8 52 57 62 ma I CDD2N I CDD2N = I DD2N + I DD2P0 x4, x8 54 57 62 ma I CDD2N T I CDD2NT = I DD2NT + I DD2P0 x4, x8 55 60 65 ma I CDD3P I CDD3P = I DD3P + I DD2P0 x4, x8 60 65 70 ma I CDD3N I CDD3N = I DD3N + I DD2P0 x4, x8 62 67 72 ma I CDD4R I CDD4RCDD4R = I DD4R + I DD2P0 x4 140 160 180 ma x8 152 172 192 I CDD4W I CDD4W = I DD4W + I DD2P0 x4 120 140 160 ma x8 130 150 170 I CDD5B I CDD5B = I DD5B + I DD2P0 x4, x8 215 220 230 ma I CDD6 I CDD6 = I DD6 + I DD6 x4, x8 36 36 36 ma I CDD6ET I CDD6ET = I DD6ET + I DD6ET x4, x8 48 48 48 ma I CDD7 I CDD7 = I DD7 + I DD2P0 x4, x8 215 255 295 ma I CDD8 I CDD8 = 2 I DD2P0 + 4 x4, x8 34 34 34 ma Note: 1. I CDD values reflect the combined current of both individual die. I DDx represents individual die values. 10

Electrical Specifications I CDD Parameters Table 8: DDR3L I CDD Specifications and Conditions (Rev E) Note 1 applies to the entire table Combined Symbol Individual Die Status I CDD0 I CDD0 = I DD0 + I DD2P0 + 5 I CDD1 I CDD1 = I DD1 + I DD2P0 + 5 Bus Width -187E -15E -125-107 Units x4, x8 67 70 78 85 ma x4 76 80 84 88 ma x8 82 85 89 93 I CDD2P0 (slow exit) I CDD2P0 = I DD2P0 + I DD2P0 x4, x8 36 36 36 36 ma I CDD2P1 (fast exit) I CDD2P1 = I DD2P1 + I DD2P0 x4, x8 44 46 50 55 ma I CDD2Q I CDD2Q = I DD2Q + I DD2P0 x4, x8 45 46 50 53 ma I CDD2N I CDD2N = I DD2N + I DD2P0 x4, x8 46 47 50 53 ma I CDD2N T I CDD2NT = I DD2NT + I DD2P0 x4, x8 50 53 57 60 ma I CDD3P I CDD3P = I DD3P + I DD2P0 x4, x8 50 53 56 59 ma I CDD3N I CDD3N = I DD3N + I DD2P0 x4, x8 50 53 56 59 ma I CDD4R I CDD4RCDD4R = I DD4R + I DD2P0 + 5 I CDD4W I CDD4W = I DD4W + I DD2P0 + 5 x4 136 153 170 187 ma x8 146 163 180 197 x4 110 126 141 156 ma x8 118 133 148 164 I CDD5B I CDD5B = I DD5B + I DD2P0 x4, x8 162 166 173 180 ma I CDD6 I CDD6 = I DD6 + I DD6 x4, x8 40 40 40 40 ma I CDD6ET I CDD6ET = I DD6ET + I DD6ET x4, x8 50 50 50 50 ma I CDD7 I CDD7 = I DD7 + I DD2P0 + 5 I CDD8 I CDD8 = 2 I DD2P0 + 4 x4, x8 183 213 243 274 ma x4, x8 40 40 40 40 ma Note: 1. I CDD values reflect the combined current of both individual die. I DDx represents individual die values. 11

Package Dimensions Package Dimensions Figure 5: 78-Ball FBGA Die Rev. D (package code THE) Seating plane A 0.12 A 78X Ø0.45 Dimensions apply to solder balls post-reflow on Ø0.35 SMD ball pads. 9 8 7 3 2 1 Ball A1 ID Ball A1 ID 12 ±0.1 9.6 CTR 0.8 TYP A B C D E F G H J K L M N 0.8 TYP 6.4 CTR 1.1 ±0.1 0.25 MIN 10.5 ±0.1 Notes: 1. All dimensions are in millimeters. 2. Solder ball material: SAC305 (96.5% Sn, 3% Ag, 0.5% Cu). 12

Package Dimensions Figure 6: 78-Ball FBGA Die Rev. E (package code TRF) Seating plane A 0.12 A 78X Ø0.45 Dimensions apply to solder balls post-reflow on Ø0.33 NSMD ball pads. 9 8 7 3 2 1 Ball A1 Index (covered by SR) Ball A1 Index 11.5 ±0.1 9.6 CTR 0.8 TYP A B C D E F G H J K L M N 0.8 TYP 6.4 CTR 1.1 ±0.1 0.25 MIN 9.5 ±0.1 Notes: 1. All dimensions are in millimeters. 2. Solder ball material: SAC305 (96.5% Sn, 3% Ag, 0.5% Cu). 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. TwinDie is a trademark of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains initial characterization limits that are subject to change upon full characterization of production devices. 13