Using LDMOS Transistor in Class-F Power Amplifier for WCDMA Applications *

Similar documents
A 1 to 2 GHz, 50 Watt Push-Pull Power Amplifier Using SiC MESFETs. high RF power. densities and cor- capacitances per watt.

DESIGN OF CLASS-E RADIO FREQUENCY POWER AMPLIFIER. Saad Al-Shahrani DOCTOR OF PHILOSOPHY. Electrical Engineering.

CHAPTER 2 POWER AMPLIFIER

Broadband Push-Pull Power Amplifier Design at Microwave Frequencies

Analysis on the Balanced Class-E Power Amplifier for the Load Mismatch Condition

RF IF. The World Leader in High-Performance Signal Processing Solutions. RF Power Amplifiers. May 7, 2003

Chapter 6. CMOS Class-E Power Amplifier

Product Description. Ordering Information. GaAs HBT GaAs MESFET InGaP HBT

GaAs Switch ICs for Cellular Phone Antenna Impedance Matching

Current-Mode Class-D Power Amplifiers for High-Efficiency RF Applications

RF Power Amplifiers for Cellphones

GaN High Power Amplifiers: Optimal Solutions Addressing Pico to Macro BTS Demands

Simple Broadband Solid-State Power Amplifiers

S-Band Low Noise Amplifier Using the ATF Application Note G004

Laboratory #5: RF Filter Design

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

RF Communication System. EE 172 Systems Group Presentation

Microwave Amplifier Design (part 1)

LARGE-SIGNAL NETWORK ANALYZER MEASUREMENTS AND THEIR USE IN DEVICE MODELLING

IEEE Proof Web Version

DC to 30GHz Broadband MMIC Low-Power Amplifier

Using S-Parameter and Load Pull Measurements to Validate Transistor Large-Signal Fundamental and Harmonic Tuning Performance

Application Note SAW-Components

New GaN FETs, Amplifiers and Switches Offer System Engineers a Way to Reduce RF Board Space and System Prime Power

VCO Phase noise. Characterizing Phase Noise

How To Make A Power Amplifier For A Mobile Phone

Design of Bidirectional Coupling Circuit for Broadband Power-Line Communications

UGF W, 1 GHz, 26V Broadband RF Power N-Channel Enhancement-Mode Lateral MOSFET

Fundamentals of Power Electronics. Robert W. Erickson University of Colorado, Boulder

LAB 7 MOSFET CHARACTERISTICS AND APPLICATIONS

GaAs, phemt, MMIC, 0.25 W Power Amplifier, DC to 40 GHz HMC930A

COMMON-SOURCE JFET AMPLIFIER

RF Power Amplifiers. The definition of the efficiency can be represented in an equation form as:

The VSS3605, a 13-kW S-Band GaN Power Amplifier

BIASING OF CONSTANT CURRENT MMIC AMPLIFIERS (e.g., ERA SERIES) (AN )

XX1007-QT-EV1. Doubler / GHz. Features. Functional Block Diagram. Description. Pin Configuration. Absolute Maximum Ratings

TQP W, DC to 4 GHz, GaN Power Transistor

Heterojunction Bipolar Transistor Technology (InGaP HBT) Broadband High Linearity Amplifier

AN-837 APPLICATION NOTE

PIEZO FILTERS INTRODUCTION

NBB-402. RoHS Compliant & Pb-Free Product. Typical Applications

Broadband covering primary wireless communications bands: Cellular, PCS, LTE, WiMAX

Symbol Parameters Units Frequency Min. Typ. Max. 850 MHz

TDA W Hi-Fi AUDIO POWER AMPLIFIER

Simple Method of Changing the Frequency Range of a Power Amplifier Circuit

Wireless Communication and RF System Design Using MATLAB and Simulink Giorgia Zucchelli Technical Marketing RF & Mixed-Signal

2.45 GHz Power and Data Transmission for a Low-Power Autonomous Sensors Platform

Large-Signal Network Analysis

UNDERSTANDING NOISE PARAMETER MEASUREMENTS (AN )

RF Switches Guide Signals In Smart Phones

Bob York. Transistor Basics - MOSFETs

Achieving New Levels of Channel Density in Downstream Cable Transmitter Systems: RF DACs Deliver Smaller Size and Lower Power Consumption

RF Measurements Using a Modular Digitizer

This article presents

How PLL Performances Affect Wireless Systems

7-41 POWER FACTOR CORRECTION

Understanding Power Impedance Supply for Optimum Decoupling

P D Operating Junction Temperature T J 200 C Storage Temperature Range T stg 65 to +150 C

Broadband covering primary wireless communications bands: Cellular, PCS, LTE, WiMAX

ULRASONIC GENERATOR POWER CIRCUITRY. Will it fit on PC board

A Network Analyzer For Active Components

Delivering Dependable Performance... A Spectrum of Radar Solutions

0HDVXULQJWKHHOHFWULFDOSHUIRUPDQFH FKDUDFWHULVWLFVRI5),)DQGPLFURZDYHVLJQDO SURFHVVLQJFRPSRQHQWV

Apprentice Telecommunications Technician Test (CTT) Study Guide

TDA W Hi-Fi AUDIO POWER AMPLIFIER

RF Network Analyzer Basics

Spike-Based Sensing and Processing: What are spikes good for? John G. Harris Electrical and Computer Engineering Dept

TGF3015-SM. Applications. Product Features. Functional Block Diagram. General Description. Pin Configuration

Title : Analog Circuit for Sound Localization Applications

California Eastern Laboratories AN1023 Converting GaAs FET Models For Different Nonlinear Simulators

Simulation and Design of Printed Circuit Boards Utilizing Novel Embedded Capacitance Material

Nomadic Base Station (NBS): a Software Defined Radio (SDR) based Architecture for Capacity Enhancement in Mobile Communications Networks

Output Ripple and Noise Measurement Methods for Ericsson Power Modules

The W5JCK Guide to the Mathematic Equations Required for the Amateur Extra Class Exam

MRF175GU MRF175GV The RF MOSFET Line 200/150W, 500MHz, 28V

RF Power LDMOS Transistors Enhancement--Mode Lateral MOSFETs

RFID Receiver Antenna Project for Mhz Band

MITSUBISHI RF MOSFET MODULE RA07H4047M

Using ADS to simulate Noise Figure

GHz Frequency Multiplier. GaAs Monolithic Microwave IC. Output power (dbm)

Local Oscillator for FM broadcast band MHz

AN BGU8009 Matching Options for 850 MHz / 2400 MHz Jammer Immunity. Document information. Keywords

Op Amp Circuit Collection

VICOR WHITE PAPER. The Sine Amplitude Converter Topology Provides Superior Efficiency and Power Density in Intermediate Bus Architecture Applications

CMOS 5GHz WLAN a/n/ac RFeIC WITH PA, LNA, AND SPDT

Application Notes FREQUENCY LINEAR TUNING VARACTORS FREQUENCY LINEAR TUNING VARACTORS THE DEFINITION OF S (RELATIVE SENSITIVITY)

RF Power LDMOS Transistor High Ruggedness N--Channel Enhancement--Mode Lateral MOSFET

Wideband Driver Amplifiers

A 2.4GHz Cascode CMOS Low Noise Amplifier

A new generation of Gallium Nitride (GaN) based Solid State Power Amplifiers for Satellite Communication

FPGAs in Next Generation Wireless Networks

Four quadrant diode front end module for the Virgo Linear Alignment 3/ 30 mw, plus configuration

TESTS OF 1 MHZ SIGNAL SOURCE FOR SPECTRUM ANALYZER CALIBRATION 7/8/08 Sam Wetterlin

ISSCC 2003 / SESSION 13 / 40Gb/s COMMUNICATION ICS / PAPER 13.7

High-Frequency Integrated Circuits

Transistor Characteristics and Single Transistor Amplifier Sept. 8, 1997

Diode Circuits. Operating in the Reverse Breakdown region. (Zener Diode)

Simulating Envelope Tracking with Keysight Advanced Design System. Application Note

GSM/EDGE Output RF Spectrum on the V93000 Joe Kelly and Max Seminario, Verigy

Transcription:

Int. J. Communications, Network and System Sciences, 2011, 4, 662-666 doi:10.4236/ijcns.2011.410081 Published Online October 2011 (http://www.scirp.org/journal/ijcns) Using LDMOS Transistor in Class-F Power Amplifier for WCDMA Applications * Abstract Masoud Sabaghi, Seyed Reza Hadianamrei, Mehdi Rahnama, Maziyar Niyakan Lahiji N. S. T. R. I., Tehran, Iran E-mail: {msabaghir, rhadian}@aeoi.org.ir, {maziyarniyakan, mehdi.rahnama3}@gmail.com Received August 8, 2011; revised August 27, 2011; accepted September 6, 2011 The fundamental operating principle of a Class F power amplifier and the factors aiding or affecting Class F performance were explicated previously. A Class F power amplifier design which satisfies WCDMA specifications is explained in this paper. The Class F amplifier was designed by employing Motorola s LDMOS (Laterally Diffused Metal Oxide Semiconductor) transistor models and we simulated its performance by means of ADS. A variety of procedures were applied in the process of designing Class F amplifier, namely, DC simulation, bias point selection, source-pull and load-pull characterization, input and output matching circuit design and the design of suitable harmonic traps, which are explained here. Keywords: ADS, Class F Power Amplifier, LD MOS, WCDMA 1. Introduction The significance of wireless communications in the telecommunications industry of present stage is unquestionable. Almost every aspect of our daily life is somehow tied to wireless technologies. The technology of Universal Mobile Telecommunications System (UMTS) has already put 3G communication standard into practice for mobile communications. Within wireless communication systems, power amplifiers are the most power-consuming units. The power amplifiers employed in UMTS devices should be extremely efficient. Enhanced efficiency, in addition to extending the battery life, reduces the DC power consumption, transmitter size and weight. Even though the power amplifiers applied in existing second generation GSM (Global System for Mobile Communications) transmitters are greatly efficient, they cannot be used in UMTS/WCDMA for GSM uses the constant envelope feature of GMSK (Gaussian Minimum Shift Keying) modulation which only establishes phase variations. A WCDMA system with QPSK modulation is employed in UMTS, where both phase and amplitude variations are established by the modulation. The power amplifiers which are designed for WCDMA should suit the contradicting operation requirement between linearity and efficiency [1,2]. * This work was supported in part by N.S.T.R.I, Tehran, Iran. A very efficient class F power amplifier which has been designed for WCDMA band with a center frequency of 2.14 GHz and bandwidth of 5 MHz, applying LDMOS transistor, is introduced in this paper. The amplifier is simulated by means of a high frequency circuit simulator, titled as the Agilent Advanced Design System (ADS). 2. Design Architecture Figure 1 illustrates the basic design architecture for Class F power amplifier. V DD and V GG present the mandatory drain and gate bias, which were determined before from a 26 V supply. DC bias and DC blocks are overlooked in this design. Input and output corresponding networks transform the impedance so the transistor, at their respective sides, should meet 50 ohms. Based on the fundamental frequency, filter combination L 0 C 0 is tuned. It supplies very high impedance (preferably an open circuit) for the fundamental frequency, and very low impedance (preferably a short circuit) for harmonic frequencies. Together, L 3 and C 3 make the third harmonic trap. This trap makes high impedance available for the third harmonics and permits all other signals to pass through. Therefore, the third harmonic voltages are added out of phase to the fundamental voltage at the drain, resulting in the flattening of the drain voltage waveform. The series filter combination L 2 C 2, together with bypass capacitor bypasses the second harmonics to

M. SABAGHI ET AL. 663 Figure 1. Class F power amplifier design architecture. ground and, at other frequencies, provides high impedance. The consequence is a short circuit second harmonic current which, consecutively, makes the drain current waveform be similar to a peaked half sinusoid [3]. 3. Class F Implementation We have clarified various design blocks of the Class F amplifier. The final design was recognized in ADS. Motorola s High Voltage Version 10p04 LDMOS transistor model is employed in the PA. We have applied non-ideal inductors with a Q of 20 in order for the results gained to be close to the performance gained applying commercial inductors. Identical transistors, bias points and input and output corresponding networks are used for Class F amplifiers. Figure 2 illustrates the ultimate realization of the Class F designs respectively. These designs are then simulated with the results to be analyzed. 3.1. DC Characteristics Analysis The first step in designing any power amplifier is to choose the most appropriate bias point as shown in Figure 3. If we alter the gate and drain bias voltages, the transistor's output characteristics demonstrate the different regions of operation (ohmic, saturation, and cut-off) and transistor s transfer characteristics demonstrate the pinch-off voltage for definite drain bias voltage [4]. The drain voltage was altered from 0 to 30 volts, as shown in Figure 4. We carried a DC bias point simulation out, in order to determine the bias point. The plot of the DC transfer characteristics for the transistor at a drain-source voltage of 26 V is illustrates in Figure 4. We may notice from Figure 5 that the transistor has to be provided with a gate bias voltage between 3.2 V and 4 V for Class F operation. A 3.8 V gate bias voltage was selected for this design. The maximum value of drain current is 340 ma, as observed. A drain voltage of VDS = 26 V was selected. 3.2. Input and Output Matching Us Matching input and output can be provided by means of a simple discrete element matching network, like an L-network, T-network or pi-network. A pi-network, C2- L1-L2, was employed to match to 50 ohms. We applied a high pass L-network, L4-C5 for output matching to 50 ohms. The capacitive element in the output L-network works as a DC blocking capacitor too (Figure 6). 3.3. S-Parameter Simulation Simulated S-parameters Class F power amplifier is represented in Figure 7. S21 is above 20 db at 2.14 GHz, and input and output impedance matching (S11, S22) is below 10 db at 2.14 GHz, as shown in Figure 7. Figure 8 represents Noise Figure and shows that NF is close to 2.6 db from 1 to 3 GHz. NFmin is below 1.94 db at 2.14 GHz. 3.4. Harmonic Terminations The second and the third order harmonics tuning should be integrated in the output network, in Class F amplifier, in order to enlarge output power and efficiency. Designing appropriate harmonic traps is the most critical, also the hardest part of the design. The third harmonic trap is designed by applying a parallel L-C filter tuned at the third harmonic frequency of 6.42 GHz. Several L-C combinations which would resonate at this frequency were designed. The combination which resulted in the best performance applying an inductor as small as possible was selected. A series L-C filter tuned at the second

664 M. SABAGHI ET AL. Figure 2. Schematic of the Class F power amplifier design. Figure 3. Schematic of DC bias for Class F power amplifier. I_DS.i 1.0 0.8 0.6 0.4 0.2 0.0 m1 indep(m1)= 26.000 plot_vs(i_ds.i, VDS)=0.340 VGS=3.800000 0 5 10 15 20 25 30 VDS Figure 4. IDS vs VDS. m1 harmonic frequency of 4.28 GHz was primarily designed for the second harmonic trap. Yet, we noticed there was considerable fourth harmonic current in the circuit, which resulted in the loss of power. A transmission line of the length of one quarter-wavelength at fundamental frequency was tied to the drain of the transistor, and the I_DS.i 1.0 0.8 0.6 0.4 0.2 indep()= 3.800 plot_vs(i_ds.i, VGS)=0.340 VDS=26.000000 0.0 2.0 2.2 2.4 2.6 2.8 3.0 3.2 3.4 3.6 3.8 4.0 VGS Figure 5. IDS vs VGS. other end of it bypassed to ground, in order to solve this problem. This was capable provided presenting a very good short circuit, not only at the second harmonic frequency, but also at the fourth, and even higher order frequencies. A similar method was tried, using a quarter-wavelength transmission line to provide an open circuit for odd harmonic frequencies, but it was detected that

M. SABAGHI ET AL. 665 Figure 6. Input and output matching network. Figure 9 shows the PAE plots of the Class F amplifiers respectively. There are Maximum PAE at 21 RFpower for which PAE = 75.85. The gain plots for Class F amplifier are represented in Figure 10. Figure 11 illustrates a plot of the power supplied to the load, in dbm, at each frequency of the Class F power amplifier. Table 1 summarizes the performance of Class F power amplifier. Table 2 is comparsion of performances of various Class F Pas. 4. Conclusions A Class-F amplifier is designed and stimulated for this paper. The amplifier was simulated by employing a high frequency circuit simulator titled as the Agilent Advanced Design System (ADS). The feasibility of using a Figure 7. S-parameter of Class F power amplifier. PAE 80 60 40 m5 RFpower= PAE=75.852 21.000 m5 20 0 0 5 10 15 20 25 RFpower Figure 9. PAE (%) vs RF power (dbm). Figure 8. Noise figure of Class F power amplifier. the transmission line was not able to generate a good open circuit. A potential work to be done in this field may be realizing the harmonic traps on-chip with the output matching done off-chip. A line of a quarter-wavelength at 2.14 GHz might be too long to fit inside a chip. Therefore, the third harmonic trap was recognized by applying discrete components. We can add harmonic traps for the fifth and other higher odd harmonics in order to enhance the performance at the expense of increased circuit complexity. The trade-off between the number of odd harmonic traps and circuit complexity is analyzed in [5], and it is figured out that, often, the third harmonic trap is sufficient for acceptable Class F performance. Additional harmonic traps, in addition to increasing the circuit complexity, might lead to loss when realized employing practical components. Moreover, it might be impossible to realize the design by means of practical components, at high operational frequencies. Bearing in mind the restrictions mentioned, it seems that the selected design scheme for the harmonic traps is the best solution. Figure 10. Transducer power gain (db) vs RFpower (dbm). Spectrum 50 0-50 -100-150 -200 freq= 2.140GHz Spectrum=37.656 RFpower=25.000000 0 2 4 6 8 10 12 14 16 18 20 freq, GHz Figure 11. Output spectrum.

666 M. SABAGHI ET AL. Table 1. Summary of the performance of the Class F. Performance Parameter Performance Output Power P out (dbm) 37.6 Gain (db) 18 Power Added Efficiency @ Maximum Output Power (%) 75.8 DC Power P dc (watts) 7.3 Thermal Dissipation (watts) 3.3 Input Power Pin (dbm) 24.8 Table 2. Comparsion of performances of various Class F Pas. Reference f c (GHz) PAE (%) P out (dbm) Device [6] 2 70.5 19.85 GaAs phemt [7] 2 76 21 GaAs phemt [8] 1.9 63 30 GaAs FET [9] 2.4 59 22.2 GaAs MESFET [10] 2.14 70 40.2 GaN HEMT This Work 2.14 75.8 37.6 LDMOS Class F amplifier for WCDMA applications is proved via simulation, by achieving an efficiency of 75.8% with good linearity. This research provided the opportunity of making some important contributions in this field of investigate. The idea of employing Class F amplifiers for improving efficiency without corrupting linearity is rather new, and there has been no significant published work which focuses on Class F amplifiers for WCDMA applications up to today. The actual performance of the designed amplifier might differ considerably. 5. References [1] N. Uddin, Analysis and Design of GaN Based Doherty Power Amplifier for Wireless Power Application, Master s Thesis Report, University of Kassel, Kassel, 2007. [2] H. Panesar, High-Efficiency Switched-Mode Power Amplifier Using Gallium Nitride on Silicon HEMT Technology, Master s Thesis Report, Carleton University, Ottawa, 2007. [3] J. Noonan, The Design of a High Efficiency RF Power Amplifier for an MCM Process, Master s Thesis Report, Massachusetts Institute of Technology, Cambridge, 2005. [4] M. Venkataramani, Efficiency Improvement of WCD- MA Base Station Transmitters Using Class-F Power Amplifiers, Master s Thesis Report, The University of Virginia, Blacksburg, 2004. [5] F. H. Raab, Class-F Power Amplifiers with Maximally Flat Waveforms, IEEE Transactions on Microwave Theory and Techniques, Vol. 45, No. 11, 1997, pp. 2007-2012. doi:10.1109/22.644215 [6] M. Wren and T. J. Brazil, Experimental Class-F Power Amplifier Design Using Computationally Efficient and Accurate Large-Signal phemt Model, IEEE Transactions on Microwave Theory and Techniques, Vol. 53, No. 5, May 2005, pp. 1723-1731. doi:10.1109/tmtt.2005.847108 [7] S. Gao, P. Butterworth, S. Ooi and A. Sambell, High- Efficiency Power Amplifier Design Including Input Harmonic Termination, IEEE Microwave and Wireless Component Letters, Vol. 16, February 2005, pp. 81-83. [8] J. Sun, B. Li and Y. W. M. Chia, A Novel CDMA Power Amplifier for High Efficiency and Linearity, IEEE Proceedings of Vehicular Technology Conference, Shenzhen, 1990, pp. 2044-2047. [9] I. Lin, M. Devincentis, C. Caloz and T. Itoh, Arbitrary Dual-Band Components Using Composite Right/Left- Handed Transmission lines, IEEE Transactions on Microwave Theory and Techniques, Vol. 53, April 2005, pp. 1142-1149. [10] Y. Sub Lee, M. Woo Lee and Y. Ha Jeong, High-Efficiency Class-F GaN HEMT Amplifier with Simple Parasitic-Compensation Circuit, IEEE Microwave and Wireless Components Letters, Vol. 18, January 2008, pp. 55-57.