TSL213 64 1 INTEGRATED OPTO SENSOR



Similar documents
TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS

SN28838 PAL-COLOR SUBCARRIER GENERATOR

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54F157A, SN74F157A QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS

SN54ALS191A, SN74ALS191A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS

TCS230 PROGRAMMABLE COLOR LIGHT TO FREQUENCY CONVERTER TAOS046 - FEBRUARY 2003

TIL311 HEXADECIMAL DISPLAY WITH LOGIC

Theory of Operation. Figure 1 illustrates a fan motor circuit used in an automobile application. The TPIC kω AREF.

TOSHIBA CCD LINEAR IMAGE SENSOR CCD(Charge Coupled Device) TCD1304AP

Designing With the SN54/74LS123. SDLA006A March 1997

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR

CMOS Power Consumption and C pd Calculation

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

TL783C, TL783Y HIGH-VOLTAGE ADJUSTABLE REGULATOR

Supply voltage Supervisor TL77xx Series. Author: Eilhard Haseloff

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

How To Make A Two Series Cell Battery Pack Supervisor Module

Quad 2-input NAND Schmitt trigger

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

DM74LS169A Synchronous 4-Bit Up/Down Binary Counter

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER

Audio Tone Control Using The TLC074 Operational Amplifier

CD4013BC Dual D-Type Flip-Flop

74F168*, 74F169 4-bit up/down binary synchronous counter

3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

BD239, BD239A, BD239B, BD239C NPN SILICON POWER TRANSISTORS

RETRIEVING DATA FROM THE DDC112

Medium power Schottky barrier single diode

IrDA Transceiver with Encoder/Decoder

DM74LS112A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

MOSFET N-channel enhancement switching transistor IMPORTANT NOTICE. use

TIC225 SERIES SILICON TRIACS

Signal Conditioning Wheatstone Resistive Bridge Sensors

PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

TOSHIBA CCD Image Sensor CCD (charge coupled device) TCD2955D

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30


Spread-Spectrum Crystal Multiplier DS1080L. Features

CAN bus ESD protection diode

LTC Channel Analog Multiplexer with Serial Interface U DESCRIPTIO

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

3-to-8 line decoder, demultiplexer with address latches

8-channel analog multiplexer/demultiplexer

40 V, 200 ma NPN switching transistor

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

Understanding the Terms and Definitions of LDO Voltage Regulators

POWER-VOLTAGE MONITORING IC WITH WATCHDOG TIMER

A Low-Cost, Single Coupling Capacitor Configuration for Stereo Headphone Amplifiers

August 2001 PMP Low Power SLVU051

DM74LS193 Synchronous 4-Bit Binary Counter with Dual Clock

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

ILX pixel CCD Linear Image Sensor (B/W)

1-of-4 decoder/demultiplexer

CD4027BMS. CMOS Dual J-K Master-Slave Flip-Flop. Pinout. Features. Functional Diagram. Applications. Description. December 1992

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

Triple single-pole double-throw analog switch

APPLICATION BULLETIN

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

OLF500: High CMR, High-Speed Logic Gate Hermetic Surface Mount Optocoupler

High-speed switching diodes. Type number Package Configuration Package NXP JEITA JEDEC

PMEG1020EA. 1. Product profile. 2 A ultra low V F MEGA Schottky barrier rectifier. 1.1 General description. 1.2 Features. 1.

X9C102/103/104/503. Terminal Voltages ±5V, 100 Taps. Digitally-Controlled (XDCP) Potentiometer

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

14-stage ripple-carry binary counter/divider and oscillator

The 74LVC1G11 provides a single 3-input AND gate.

LM556 LM556 Dual Timer

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

TSM2N7002K 60V N-Channel MOSFET

BAT54 series SOT23 Schottky barrier diodes Rev. 5 5 October 2012 Product data sheet 1. Product profile 1.1 General description

LM1596 LM1496 Balanced Modulator-Demodulator

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

65 V, 100 ma PNP/PNP general-purpose transistor

LM139/LM239/LM339/LM2901/LM3302 Low Power Low Offset Voltage Quad Comparators

1-Mbit (128K x 8) Static RAM

45 V, 100 ma NPN/PNP general-purpose transistor

SEMICONDUCTOR TECHNICAL DATA

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

74HC377; 74HCT General description. 2. Features and benefits. 3. Ordering information

DM74121 One-Shot with Clear and Complementary Outputs

DM54161 DM74161 DM74163 Synchronous 4-Bit Counters

CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

PS25202 EPIC Ultra High Impedance ECG Sensor Advance Information

PMEG3005EB; PMEG3005EL

Product Datasheet P MHz RF Powerharvester Receiver

TSL260R, TSL261R, TSL262R INFRARED LIGHT-TO-VOLTAGE OPTICAL SENSORS

DM74LS157 DM74LS158 Quad 2-Line to 1-Line Data Selectors/Multiplexers

Low-power configurable multiple function gate

IR Receiver Module for Light Barrier Systems

HCC/HCF4032B HCC/HCF4038B

Transcription:

TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 Contains 64-Bit Static Shift Register Contains Analog Buffer With Sample and Hold for Analog Output Over Full Clock Period Single-Supply Operation Operates With 500-kHz Shift Clock 8-Pin Clear Plastic DIP Package Advanced LinCMOS Technology V DD (TOP VIEW) 4 8 7 6 5 V DD NC NC No internal connection description The TSL integrated opto sensor consists of 64 charge-mode pixels arranged in a 64 linear array. Each pixel measures 0 µm 70 µm with 5-µm center-to-center spacing. Operation is simplified by internal logic requiring only clock and start-integration-pulse signals. The TSL is intended for use in a wide variety of applications including linear and rotary encoding, linear positioning, edge and mark detection, and contact imaging. The TSL is supplied in an 8-pin dual-in-line clear plastic package. functional block diagram 8 64 Pixels Pixel Selector Switch Sense Node Dark Pixel Reference Generator Pixel Buffer Pixel Buffer Differential Amplifier Sample and Hold Output Buffer Reset S S S Nonoverlapping Clock Generator S64 RL (external load) Q Q Q Q64 64-Bit Shift Register Clock Generator Caution. These devices have limited built-in gate protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. Advanced LinCMOS is a trademark of Texas Instruments Incorporated. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 99, Texas Instruments Incorporated POST OFFICE BOX 6550 DALLAS, TEXAS 7565

TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 Terminal Functions PIN NAME NO. DESCRIPTION Analog output Clock. The clock controls charge transfer, pixel output, and reset. 6, 7 Ground (substrate). All voltages are referenced to the substrate. NC 5 No internal connection Serial input. The serial input defines the end of the integration period and initiates the pixel output sequence. 4, 8 Supply voltages. These supply power to the analog and digital circuits. detailed description sensor elements The line of sensor elements, called pixels, consists of 64 discrete photosensing areas. Light energy striking a pixel generates electron-hole pairs in the region under the pixel. The field generated by the bias on the pixel causes the electrons to collect in the element while the holes are swept into the substrate. The amount of charge accumulated in each element is directly proportional to the amount of incident light and the integration time. device operation Operation of the 64 array sensor consists of two time periods: an integration period during which charge is accumulated in the pixels and an output period during which signals are transferred to the output. The integration period is defined by the interval between serial-input () pulses and includes the output period (see Figure ). The required length of the integration period depends upon the amount of incident light and the desired output signal level. sense node On completion of the integration period, the charge contained in each pixel is transferred in turn to the sense node under the control of the clock () and signals. The signal voltage generated at this node is directly proportional to the amount of charge and inversely proportional to the capacitance of the sense node. reset An internal reset signal is generated by the nonoverlapping clock generator (NOCG) and occurs every clock cycle. Reset establishes a known voltage on the sense node in preparation for the next charge transfer. This voltage is used as a reference level for the differential signal amplifier. shift register The 64-bit shift register controls the transfer of charge from the pixels to the output stages and provides timing signals for the NOCG. The signal provides the input to the shift register and is shifted under direct control of the clock. The output period is initiated by the presence of the input pulse coincident with a rising edge of (see Figures and ). The analog output voltage corresponds to the level of the first pixel after settling time (t s ) and remains constant for a minimum time, t v. A voltage corresponding to each succeeding pixel is available at each rising edge of the clock. The output period ends on the rising edge of the 65th clock cycle, at which time the output assumes the high-impedance state. The 65th clock cycle terminates the output of the last pixel and clears the shift register in preparation for the next pulse. To achieve minimum integration time, the pulse may be present on the 66th rising edge of the clock to immediately reinitiate the output phase. When the output period has been initiated by an pulse, the clock must be allowed to complete 65 positive-going transitions in order to reset the internal logic to a known state. POST OFFICE BOX 6550 DALLAS, TEXAS 7565

TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 sample and hold The sample-and-hold signal generated by the NOCG is used to hold the analog output voltage of each pixel constant until the next pixel is clocked out. The signal is sampled while is high and held constant while is low. nonoverlapping clock generators The NOCG circuitry provides internal control signals for the sensor, including reset and pixel-charge sensing. The signals are synchronous and are controlled by the outputs of the shift register. initialization Initialization of the sensor elements may be necessary on power up or during operation after any period of clock or inactivity exceeding the integration time. The initialization phase consists of to 5 consecutively performed output cycles and clears the pixels of any charge that may have accumulated during the inactive period. output enable The internally-generated output-enable signal enables the output stage of the sensor during the output period (64 clock cycles). During the remainder of the integration period, the output stage is in the high-impedance state that allows output interconnections of multiple devices without interference. 64 Cycles Clock Continues or Remains Low After 65th Cycle 64 Cycles tint ÇÇÇÇÇ ÇÇÇÇÇ ÇÇÇÇÇ Analog Output Period Figure. Timing Waveforms ÇÇÇÇ ÇÇÇÇ ÇÇÇÇ absolute maximum ratings, T A = 5 C (unless otherwise noted) (see Note ) Supply voltage range, V DD.......................................................... 0.5 V to 7 V Digital input current range, I I..................................................... 0 ma to 0 ma Operating case temperature range, T C (see Note )................................... 0 C to 85 C Operating free-air temperature range, T A.............................................. 0 C to 70 C Storage temperature range......................................................... 5 C to 85 C Lead temperature,6 mm (/6 inch) from case for 0 seconds............................... 60 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES:. Voltage values are with respect to the network.. Case temperature is the surface temperature of the plastic package measured directly over the integrated circuit. POST OFFICE BOX 6550 DALLAS, TEXAS 7565

TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 recommended operating conditions MIN NOM MAX UNIT Supply voltage, 4.5 5.5 V Input voltage, VI 0 V High-level input voltage, VIH 0.7 V Low-level input voltage, VIL 0 0. V Wavelength of light source, λ 750 nm Clock input frequency, fclock 0 500 khz Pulse duration, low, tw µs Sensor integration time, tint 5 ms Setup time, before, tsu() 50 ns Hold time, after, th() 50 ns External resistive load,, RL 0 Ω Total number of TSL outputs connected together 0 Operating free-air temperature, TA 0 70 C electrical characteristics, V DD = 5 V, T A = 5 C, f clock = 80 khz, λ p = 565 nm, R L = 0 Ω, C L = 0 pf, t int = 5 ms, E e = 0 µw/cm (unless otherwise noted) (see Note ) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Analog output voltage saturation level Ee = 5 µw/cm.4 V Analog output voltage (white, average over 64 pixels).75 V Analog output voltage (dark, each pixel) Ee = 0 0.5 0.4 V Output voltage (white) change with change in = 5 V ±5% ±% Dispersion of analog output voltage See Note 4 ±0% Linearity of analog output voltage See Note 5 0.85.5 Pixel recovery time See Note 6 5 40 ms Supply current IDD Avg 4 9 ma High-level input current VI = 0.5 µa Low-level input current VI = 0 0.5 µa Input capacitance 5 pf NOTES:. The input irradiance (Ee) is supplied by an LED array with λp = 565 nm. 4. Dispersion of analog output voltage is the maximum difference between the voltage from any single pixel and the average output voltage from all pixels of the device under test. 5. Linearity of analog output voltage is calculated by averaging over 64 pixels and measuring the maximum deviation of the voltage at ms and.5 ms from a line drawn between the voltage at.5 ms and the voltage at 5 ms. 6. Pixel recovery time is the time required for a pixel to go from the analog-output-voltage (white, average over 64 pixels) level to the analog-output-voltage (dark, each pixel) level or vice versa after a step change in light input. operating characteristics, V DD = 5 V, T A = 5 C, R L = 0 Ω, C L = 0 pf, t int = 5 ms, E e = 0 µw/cm, f clock = 500 khz (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT ts tv Settling time Valid time See Figure and Note 7 µs / fclock µs NOTE 7: Clock duty cycle is assumed to be 50%. 4 POST OFFICE BOX 6550 DALLAS, TEXAS 7565

TSL 64 INTEGRATED OPTO SENSOR PARAMETER MEASUREMENT INFORMATION SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 0. µf 4 8 TSL RL = 0 Ω CL = 0 pf 6 7 Supply bypass capacitor with short leads should be placed as close to the device as possible. TEST CIRCUIT tw 64 65.5 V 5 V 0 V tsu() 50% th() 5 V 0 V ts ts 90% Pixel 90% Pixel 64 tv OPERATIONAL WAVEFORMS Figure. Test Circuit and Operational Waveforms POST OFFICE BOX 6550 DALLAS, TEXAS 7565 5

TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 TYPICAL CHARACTERISTICS Normalized Responsivity 0.4 0. 0.04 NORMALIZED RESPONVITY vs WAVELENGTH OF INCIDENT LIGHT Integration Time ms f int INTEGRATION TIME vs IRRADIANCE FOR CONSTANT AVERAGE ANALOG OUTPUT VOLTAGE 0 9 8 7 6 5 4 = 5 V λp = 565 nm Analog Output Voltage (white, average over 64 pixels) = V TA = 5 C = 5 V TA = 5 C tint = ms 0.0 400 500 600 700 800 900 000 00 λ Incident Wavelength nm 0 5 0 5 0 5 0 5 40 45 50 Ee Irradiance µw/cm Figure Figure 4 Analog Output Voltage (dark) mv 00 50 00 50 00 50 ANALOG OUTPUT VOLTAGE (DARK) vs INTEGRATION TIME = 5 V Ee = 0 TA = 5 C 0 4 7 0 0 40 70 00 tint Integration Time ms Output Voltage Normalized to. V 0.9 0.8 0.7 0.6 0.5 0.4 0. 0. 0. NORMALIZED OUTPUT VOLTAGE vs INTEGRATION TIME = 5 V TA = 5 C Ee = 0 µw/cm Ee = 0 µw/cm 0 4 5 6 7 8 tint Integration Time ms Ee = µw/cm 9 0 Figure 5 Figure 6 6 POST OFFICE BOX 6550 DALLAS, TEXAS 7565

TSL 64 INTEGRATED OPTO SENSOR mechanical data SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 This dual-in-line package consists of a circuit mounted on a lead frame and encapsulated with an electrically nonconductive clear plastic compound. Pin Pin Pin Pin 4 Pin 5 Pin 6 Pin 7 Pin 8 NC,9 (0.075),0 (0.040) 6,60 (0.60) 6,0 (0.40) 5 TYP Pixel is centered horizontally on Pin 9,5 (0.5) 7,6 (0.00) 0,76 (0.00) D NOM 0, (0.0) 5,08 (0.00),94 (0.55) 8,65 (0.065),4 (0.045) 0,9 (0.40) 9,40 (0.70) 5 4 C L C L (pixel) 0,5 (0.00) R NOM 4 Places 7 MAX TYP,6 (0.06),5 (0.059) 0,5 (0.00) R MAX 4 Places 05 90 8 Places 7,6 (0.00) T.P. Seating Plane 0,0 (0.0) 0,0 (0.008),7 (0.050) 0,5 (0.00),5 (0.060) 0,8 (0.05),65 (0.065),4 (0.045),54 (0.00) T.P. ALL LINEAR DIMENONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES,8 (0.50),8 (0.5) 0,56 (0.0) 0,6 (0.04) POST OFFICE BOX 6550 DALLAS, TEXAS 7565 7

IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ( Critical Applications ). TI SEMICONDUCTOR PRODUCTS ARE NOT DEGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer s applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright 995, Texas Instruments Incorporated