AN583: Safety Considerations and Layout Recommendations for Digital Isolators

Similar documents
TS1005 Demo Board COMPONENT LIST. Ordering Information. SC70 Packaging Demo Board SOT23 Packaging Demo Board TS1005DB TS1005DB-SOT

AN862. OPTIMIZING Si534X JITTER PERFORMANCE IN NEXT GENERATION INTERNET INFRASTRUCTURE SYSTEMS. 1. Introduction

AN486: High-Side Bootstrap Design Using ISODrivers in Power Delivery Systems

AN111: Using 8-Bit MCUs in 5 Volt Systems

AN962: Implementing Master-Slave Timing Redundancy in Wireless and Packet- Based Network Applications

Figure 1. 8-Bit USB Debug Adapter

Figure 1. Proper Method of Holding the ToolStick. Figure 2. Improper Method of Holding the ToolStick

AN803. LOCK AND SETTLING TIME CONSIDERATIONS FOR Si5324/27/ 69/74 ANY-FREQUENCY JITTER ATTENUATING CLOCK ICS. 1. Introduction

AN952: PCIe Jitter Estimation Using an Oscilloscope

Making Prototyping Boards for the EFM32 kits

AN580 INFRARED GESTURE SENSING. 1. Introduction. 2. Hardware Considerations

UG129: ZigBee USB Virtual Gateway Reference Design (RD ) User's Guide

UG103.8: Application Development Fundamentals: Tools

RoHs compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with ICS , 2.5, or 3.3 V operation 16-TSSOP

Calculating Creepage and Clearance Early Avoids Design Problems Later Homi Ahmadi

Current Digital to Analog Converter

AN614 A SIMPLE ALTERNATIVE TO ANALOG ISOLATION AMPLIFIERS. 1. Introduction. Input. Output. Input. Output Amp. Amp. Modulator or Driver

UG103-13: Application Development Fundamentals: RAIL

AN922: Using the Command Line Interface (CLI) for Frequency On-the-Fly with the Si5346/47

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

Product Safety Considerations for Insulation Coordination of Low- Voltage Equipment. Scott Aldous, Compliance Engineer

SPREAD SPECTRUM CLOCK GENERATOR. Features

Bootloader with AES Encryption

Application Note: PCB Design By: Wei-Lung Ho

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Digital Isolator Evolution Drives Optocoupler Replacement

Application Bulletin AB-2 Isolator High Voltage Safety Standards

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Do s and don'ts of connection systems Are there any options when the clearance and creepage distances are not sufficient for UL 1059?

SMS : Surface Mount, 0201 Zero Bias Silicon Schottky Detector Diode

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

How To Fit A 2Mm Exposed Pad To A Dfn Package

Backup Power Domain. AN Application Note. Introduction

1 Form A Solid State Relay

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

AN75. Si322X DUAL PROSLIC DEMO PBX AND GR 909 LOOP TESTING SOFTWARE GUIDE. 1. Introduction

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

CS4525 Power Calculator

SELECTION GUIDE INPUT CHARACTERISTICS. Voltage set point accuracy. Overall voltage error. Temperature coefficient of output voltage (slope)

AC-DC Converter Application Guidelines

Thick Film Resistor Networks, Military, MIL-PRF Qualified, Type RZ010 and RZ020 Dual-In-Line, Molded DIP

Optocoupler, Phototransistor Output, with Base Connection

Optocoupler, Phototransistor Output, Dual Channel, SOIC-8 Package

CAN bus ESD protection diode

2 POLES - 5A LOW PROFILE TYPE

SKY LF: 0.5 to 6.0 GHz SPDT Switch, 50 Ω Terminated

SKY LF: 20 MHz-3.0 GHz High Power SP4T Switch With Decoder

Optocoupler, Phototransistor Output, AC Input

1 Form A Solid State Relay

AC and Pulse Film Foil Capacitors KP Radial Potted Type

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Simplifying System Design Using the CS4350 PLL DAC

ETRX3USB ETRX3USB-LRS ETRX3USB+8M ETRX3USB-LRS+8M PRODUCT MANUAL

LUXEON LEDs. Circuit Design and Layout Practices to Minimize Electrical Stress. Introduction. Scope LED PORTFOLIO

PRTR5V0U2F; PRTR5V0U2K

SKYA21012: 20 MHz to 6.0 GHz GaAs SPDT Switch

Surface Mount Multilayer Ceramic Chip Capacitor Solutions for High Voltage Applications

Freescale Semiconductor. Integrated Silicon Pressure Sensor. On-Chip Signal Conditioned, Temperature Compensated and Calibrated MPX4080D.

HIGH REPEATABILITY, BROADBAND TO-5 RELAYS DPDT

Output Filter Design for EMI Rejection of the AAT5101 Class D Audio Amplifier

CLA LF: Surface Mount Limiter Diode

1 POLE - 16A 80A Inrush type. (b) Contact configuration A : 1 form A (SPST-NO) C : 1 form C (SPDT) (standard type "K" only)

Optocoupler, Phototransistor Output, with Base Connection

SiGe:C Low Noise High Linearity Amplifier

CPU. PCIe. Link. PCIe. Refclk. PCIe Refclk. PCIe. PCIe Endpoint. PCIe. Refclk. Figure 1. PCIe Architecture Components

Application Note 58 Crystal Considerations for Dallas Real-Time Clocks

SC Series: MIS Chip Capacitors

SILENT POWER RELAY. FTR-H3 Series. 1 POLE - 78A/120A Inrush Current Type FTR-K1 SERIES FEATURES

VDE Information. Degree of Pollution, Clearances and Creepage Distances and Insulating Materials

SELECTION GUIDE. Nominal Input

This application note is written for a reader that is familiar with Ethernet hardware design.

TEP 200WIR Series, Watt

LC03-6R2G. Low Capacitance Surface Mount TVS for High-Speed Data Interfaces. SO-8 LOW CAPACITANCE VOLTAGE SUPPRESSOR 2 kw PEAK POWER 6 VOLTS

MAXIMUM LOAD CURRENT 1 A SN SERIES

AN-1109 APPLICATION NOTE

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS

Metal Film Resistors, Military, MIL-R Qualified, Precision, Type RN and MIL-PRF Qualified, Type RL

PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.

Optocoupler, Photodarlington Output, Dual Channel, SOIC-8 Package

ETP01-xx21. Protection for Ethernet lines. Features. Description. Applications. Benefits. Complies with the following standards

AND8326/D. PCB Design Guidelines for Dual Power Supply Voltage Translators

Aluminum Electrolytic Capacitors Axial Miniature, Long-Life

Symbol Parameters Units Frequency Min. Typ. Max. 850 MHz

Si861x/2x Data Sheet. Low-Power Single and Dual-Channel Digital Isolators

Type RP73 Series. SMD High Power Precision Resistors. Key Features. Applications. Characteristics - Electrical - RP73 Series - Standard

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

Aluminum Electrolytic Capacitors Power Economic Printed Wiring

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

Optocoupler, Phototransistor Output, 4 Pin LSOP, Long Creepage Mini-Flat Package

Medium power Schottky barrier single diode

Aluminum Capacitors Solid Axial

SUPERSEDED REVISION. Gas Discharge Tubes GTCX28-XXXM-R20 Series. Features: Benefits: Applications

PS25202 EPIC Ultra High Impedance ECG Sensor Advance Information

1 POLE 5 A (CADMIUM FREE CONTACTS TYPE) NY SERIES

IP4234CZ6. 1. Product profile. Single USB 2.0 ESD protection to IEC level General description. 1.2 Features. 1.

10 ma LED driver in SOT457

Optocoupler, Phototransistor Output, with Base Connection

LOW POWER SPREAD SPECTRUM OSCILLATOR

Advanced Monolithic Systems

Product Datasheet P MHz RF Powerharvester Receiver

Transcription:

AN583: Safety Considerations and Layout Recommendations for Digital Isolators This application note details the creepage and clearance requirements of an isolator type component, such as a digital isolator, used to provide protection from electric shock. It also details layout recommendations to enhance a design's robustness and ensure compliance with end safety standards. To ensure safety in end-user applications, high voltage circuits (i.e., circuits with >30 VAC) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with <30 VAC) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/ clearance requirements and provide a sufficient high-voltage breakdown protection rating (commonly referred to as working voltage protection). Refer to the end-system specification (61010-1, 60950-1, 60601-1, etc.) requirements before starting any design that uses a digital isolator. These standards dictate both the working voltage requirement and the creepage/clearance distance spacing necessary to deem an end product safe for end-customer use. KEY POINTS Safety Considerations Key Term Definitions Guidelines for Proper Creepage and Clearance Layout Recommendations silabs.com Smart. Connected. Energy-friendly. Rev. 0.3

Key Term Definitions 1. Key Term Definitions The following are key terms that should be understood before reading this application note: Safety Extra-Low-Voltage A voltage less than 30 VRMS (60 VDC) Hazardous A voltage greater than 30 VRMS (60 VDC) Basic Insulation A single-level of protection against electric shock. See Table 2. Reinforced/Double Insulation Two-levels of protection against electric shock. See Table 2. Rated (Proof) Isolation Voltage The maximum voltage an isolation barrier is rated to withstand. This is typically 2500, 3750, or 5000 VRMS for 1 minute. Production Isolation Test Voltage The voltage to which an isolation component manufacturer must test the component in order to be compliant with a given standard. This test voltage is typically 1.2x the Rated Isolation Voltage for a test duration of 1 second. Each standard has slightly different test voltage requirements. The most strenuous and inclusive requirement is chosen for this test. Creepage The shortest path between two conductive parts measured along the surface of the insulation. Figure 1.1. Creepage Clearance The shortest path that an arc may travel through air. Figure 1.2. Clearance Time-Dependent Dielectric Breakdown The amount of time it takes a component's isolation barrier to fail for a given voltage. In general, the lower the voltage, the exponentially longer the time a safety component can survive. Pollution Degree The end environment in which an end system is used. Table 1 summarizes the different pollution degrees. Silicon Laboratories digital isolators are rated to Pollution Degree 2. Pollution Degree 1: No pollution or only dry, nonconductive pollution occurs. The pollution has no effect. Pollution Degree 2: Normally, only nonconductive pollution occurs. Temporary conductivity caused by condensation is to be expected. Pollution Degree 3: Conductive pollution or dry nonconductive pollution that becomes conductive due to condensation. This is to be found in industrial environments or construction sites (harsh environments). Pollution Degree 4: The pollution generates persistent conductivity caused by conductive dust, rain, or snow. The following table lists pollution degree definitions. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 1

Key Term Definitions Table 1.1. Pollution Degree Definitions Pollution Degree 1 Pollution Degree 2 Pollution Degree 3 Pollution Degree 4 Clean room environments Equipment being evaluated at 60950 Electrical equipment in industrial and farming areas Electrical equipment for outdoor use Inside sealed components Laboratories Unheated rooms Test stations Boiler rooms Office environments The following table details some typical differences between basic and reinforced isolation requirements. See the specific standard for your design, as creepage requirements will vary from one standard to another. The numbers listed below provide a good rule of thumb for most standards. Table 1.2. Typical Differences between Basic and Reinforced Isolation Requirements Insulation Type Creepage/Clearance Proof (Rated) Test Production Test Basic 3.2 mm 2500 V RMS (1 min) 3000 V RMS (1 sec) Reinforced/Double 6.4 mm 5000 V RMS (1 min) 6000 V RMS (1 sec) silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 2

Selecting Adequate Creepage and Clearance for a Given Specification 2. Selecting Adequate Creepage and Clearance for a Given Specification The amount of creepage distance required for a given system depends on the end system s certification standard. In general, this distance is dictated by the Pollution Degree of the environment in which the system will be used and the highest working voltage present in the system. For example, the IEC60950-1 regulates the requirements for Telecom Equipment, and the IEC61010-1 regulates the requirements for Industrial and Test Equipment. The table below lists the Basic Insulation creepage requirements for IEC60950-1. From this table, one can see that the Basic Insulation creepage distance required for a Pollution Degree 2, Material Group IIIa/b (the most common material group), 250 V RMS, system is 2.5 mm. A component whose package provides less is not adequate for the design. Table 2.1. IEC60950-1 MAINS Creepage Requirements Working Voltage (VRMS or VDC) Functional, Basic, and Supplementary Insulation Pollution Degree 2 Material Group I II IIIa or IIIb <50 0.6 0.9 1.2 100 0.7 1.0 1.4 150 0.8 1.1 1.6 250 1.3 1.8 2.5 400 2.0 2.8 4.0 Note: 1. The data in this table is for basic isolation. Double all the distances for reinforced insulation. Dimensions are in millimeters. 2.1 Creepage Distance Provided by Silicon Labs Packages Silicon Labs offers numerous packages with various creepage distances. The following table details these differences. Table 2.2. Typical Creepage Distances Offered by Silicon Labs Packages Package Nominal Creepage (mm) Creepage in Air Per IEC60112 (mm) QSOP-16 3.6 3.6 SOIC-8 4.01 3.9 NB SOIC-16 4.01 3.9 WB SOIC-16 8 7.6 DIP8 7 7 SDIP6 8.3 8.3 LGA8 10 10 For most of the packages listed above, the Nominal creepage and the creepage in air as determined by IEC60112 (the standard that defines how to measure creepage) is the same. However, it should be noted that the JEDEC standard, 16 lead WB SOIC package has 7.6 mm of creepage. This is less than the nominal 8 mm of creepage listed due to the metal tabs left on the sides of the package during manufacturing. This 7.6 mm is adequate for most applications; however, some 220 250 VAC medical and industrial systems require 8 mm to ensure safety. All isolation suppliers using typical, non-custom, JEDEC standard SOIC packages have this same restriction on creepage (note that this condition is similar for the other SOIC packages listed above). To achieve the 4.01 and 8 mm of creepage for these JEDEC SOIC packages, conformal coating is required to cover the metal tabs. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 3

Selecting Adequate Creepage and Clearance for a Given Specification 2.1.1 Using PTI and CTI to Reduce Creepage Distance Requirements The required creepage distance can be reduced if an isolation component has been qualified to a higher proof tracking index (PTI) rating or comparative tracking index (CTI) rating. In many cases, the distance can be cut in half if the component is rated to Material Group I instead of Material Group IIIa or IIIb (the most common ratings for components). For example, from Table 2.1 IEC60950-1 MAINS Creepage Requirements on page 3, the end user can reduce the required creepage from 4 to 2 mm (for a 400 V RMS based system) if the component is rated to material group I. Silicon Laboratories isolator packages are all rated to Material Group I and Pollution Degree 2. Additional certification paperwork might be necessary to accommodate this creepage distance reduction. IEC60112 details the CTI/PTI testing standard. 2.1.2 Using Grooves to Extend Effective Creepage Distance for a Given Package PCB grooves can be used to increase the creepage distance for a given package in a given system. See the figure below; clearance is not affected since it is line-of-sight. When using grooves, ensure that the groove does not weaken the PCB to the point that the board fails standard mechanical tests. Figure 2.1. PCB Grooves Used to Increase Creepage Distance silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 4

Selecting Adequate Creepage and Clearance for a Given Specification 2.2 Ensuring an Adequate Withstand Rating The second requirement of a safety component is its voltage withstand rating. Every safety component has a Time Dependent Dielectric breakdown profile. Time-dependent breakdown is unique to each component. Manufacturers of safety components usually provide these profiles in their data sheets. The following figures illustrate the profiles for the Si86xxxx family. Figure 2.2. Si86xxxB Time-Dependent Dielectric Breakdown Figure 2.3. Si86xxxD Time-Dependent Dielectric Breakdown silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 5

Selecting Adequate Creepage and Clearance for a Given Specification Table 2.3. Test Voltages for Electric Strength Tests for Each Working Voltage Range Grade of Insulation Working Voltage Note: <184 Vpk or dc 184 < U < 354 Vpk or dc 354 < U < 1414 Vpk or dc Test Voltage Basic (V RMS ) 1000 1500 3000 Reinforced (V RMS ) 1 2000 (3200) 3000 (4800) 3000 (4800) 1. For isolation components with non-homogeneous construction, such as the Si8xxx devices, reinforced insulation requires a 1.6x multiplier. 2.3 Choosing a Component with Adequate Creepage Assume a designer is designing telecom equipment (e.g., a blade server) whose electronic board is used in a Pollution Degree 2 environment. Also assume the server's control board powers from the main line and is universally powered (up to 250 VAC). Q: What type of isolation components are required by IEC60950-1 for this system? A: The answer is found by going to the IEC60950-1 specification. For convenience, refer to Table 2.1 IEC60950-1 MAINS Creepage Requirements on page 3 and Table 2.3 Test Voltages for Electric Strength Tests for Each Working Voltage Range on page 6 in this document. From Table 2.1 IEC60950-1 MAINS Creepage Requirements on page 3, the component must have a creepage of 5 mm (assumes Material group IIIa; only 2.6 mm is required for a component in Material group I). Also, from Table 2.3 Test Voltages for Electric Strength Tests for Each Working Voltage Range on page 6, the component must pass a 4800 V RMS 1 minute qualification test and be rated for 250 V RMS reinforced insulation. A glance at these tables may suggest that the requirements are larger than necessary. However, since the system is powered from a 250 V RMS mains power source, reinforced insulation is in fact required. This reinforced insulation requirement increases the overall required creepage distance and 1 minute sustained voltage requirements of the system as dictated by IEC60950-1. From Table 2.2 Typical Creepage Distances Offered by Silicon Labs Packages on page 3, one can see that the WB SOIC-16, DIP8, SDIP6 or LGA8 package could be used for this application. CTI/PTI documentation would need to be submitted if a smaller package was necessary. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 6

Layout Recommendations 3. Layout Recommendations The following guidelines can be used to enhance the layout design of systems using digital isolators. Refer to the family data sheets for more details concerning specific devices. 3.1 PCB Material For safety reasons, it is recommended that standard epoxy-glass PCB material Flame Retardant 4 (FR-4) be used in all designs since it meets the requirements of Underwriters Laboratories UL94-V0. Cheaper alternatives have higher dielectric losses at high frequencies, absorb more moisture, and provide less strength and stiffness. Moreover, FR-4 exhibits flammability characteristics that are self-extinguishing. Assuming a rise/fall time >1 ns, trace lengths up to 10 inches can be supported for data rate of 150 Mbps. 3.1.1 Use Four-Layer Designs Four layers of metal are required to achieve a low EMI PCB design. To avoid issues caused by stray impedances from vias, route the high-speed traces on the top layer. To establish controlled impedances and provide low-inductance current return paths for high-speed signals, place a solid ground plane next to the high-speed signal layer. To increase high-frequency bypass capacitance, place the power plane next to the ground. Since slower speed signals radiate less energy, route these signals on the bottom layer. These signals usually have fewer critical layout requirements when EMI is an issue. The above order can be reversed if it facilitates the design. 3.1.2 Use Conformal Coating to Reduce Creepage Requirements As discussed earlier, a higher CTI/PTI rated device reduces the creepage/clearance requirements for most end systems. Conformal coating is also an alternative to higher CTI/PTI and grooves can be used to reduce creepage/clearance requirements. Since the typical voltage breakdown in air is approximately 1100 V/mm, a 4 mm creepage rate component (not including the internal barrier's isolation) will break (arc) down at approximately 4400 V. The breakdown of a component with conformal coating is significantly higher than that of air (usually 5x). Refer to standards requirements when supplementary isolation, such as conformal coating, is used. 3.1.3 Use these Routing Guidelines Use the following guidelines to avoid noise pickup and lower EMI. See the reference section for additional layout recommendations. 1. Use appropriate bypass capacitors (usually 0.1 µf, 1 µf) between VDD and GND. The capacitors should be placed as close as possible to the package. See the data sheet for exact details. 2. Place bulk capacitors (10 µf) close to power components. 3. Use 45 bends instead of right-angle (90 ) bends for signals. This enhances impedance matching. 4. To reduce inductances, avoid changing layers with signals. 5. Use power and ground planes to control impedances and minimize noise from power components. 6. Use short trace lengths between the isolator and connecting circuits. 7. To enhance the robustness of a design, it is further recommended that the user also add 1 µf bypass capacitors and include 100 W resistors in series with the inputs and outputs if the system is excessively noisy. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 7

References 4. References High-speed Digital Design, Johnson/Graham, 1993. Eliminating the Myths About Printed Circuit Board Power/ground Plane Decoupling, Archambeault, 2001. Noise Reduction Techniques in Electronic Systems, Ott, 1988. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 8

Document Change List 5. Document Change List Revision 0.1 to Revision 0.2 Rewrote "4. Selecting Adequate Creepage and Clearance for a Given Specification" on page 3. Removed 5.1. Supply Pins, 5.2. Input Pin, and 5.3. Output Pin Termination subsections from "5. Layout Recommendations" on page 6. Revision 0.2 to Revision 0.3 Updated 2.2 Ensuring an Adequate Withstand Rating. Updated Figure 2.2 Si86xxxB Time-Dependent Dielectric Breakdown on page 5. Added Figure 2.3 Si86xxxD Time-Dependent Dielectric Breakdown on page 5. Updated Table 2.3 Test Voltages for Electric Strength Tests for Each Working Voltage Range on page 6. silabs.com Smart. Connected. Energy-friendly. Rev. 0.3 9

Smart. Connected. Energy-Friendly Products www.silabs.com/products Quality www.silabs.com/quality Support and Community community.silabs.com Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world s most energy friendly microcontrollers", Ember, EZLink, EZMac, EZRadio, EZRadioPRO, DSPLL, ISOmodem, Precision32, ProSLIC, SiPHY, USBXpress and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA http://www.silabs.com