INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30
|
|
- Winifred Parker
- 1 years ago
- Views:
Transcription
1 INTEGRATED CIRCUITS IC24 Data Handbook 1997 Jun 30
2 FEATURES Wide supply voltage range of 1.2 V to 3.6 V In accordance with JEDEC standard no. 8-1A Inputs accept voltages up to 5.5 V CMOS low power consumption Direct interface with TTL levels DESCRIPTION The is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V/5 V environment. The provides the 2-input AND function. QUICK REFERENCE DATA GND = 0 V; T amb = 25 C; t r = t f 2.5 ns SYMBOL PARAMETER CONDITIONS TYPICAL UNIT t PHL /t PLH Propagation delay na, nb to ny C L = 50 pf; V CC = 3.3 V 2.6 ns C I Input capacitance 5.0 pf C PD Power dissipation capacitance per gate Notes 1 and 2 28 pf NOTES: 1. C PD is used to determine the dynamic power dissipation (P D in µw) P D = C PD V 2 CC f i (C L V 2 CC f o ) where: f i = input frequency in MHz; C L = output load capacity in pf; f o = output frequency in MHz; V CC = supply voltage in V; (C L V 2 CC f o ) = sum of the outputs. 2. The condition is V I = GND to V CC. ORDERING INFORMATION PACKAGES TEMPERATURE RANGE OUTSIDE NORTH AMERICA NORTH AMERICA DWG NUMBER 14-Pin Plastic SO 40 C to +85 C D D SOT Pin Plastic SSOP Type II 40 C to +85 C DB DB SOT Pin Plastic TSSOP Type I 40 C to +85 C PW PW DH SOT402-1 PIN CONFIGURATION LOGIC SYMBOL 1A 1B 1Y V CC 4B 4A A 1B 2A 2B 1Y 2Y 3 6 2A 2B Y 3B A 3B 3Y 8 2Y GND A 3Y A 4B 4Y 11 SY00034 SV00435 PIN DESCRIPTION PIN NUMBER SYMBOL NAME AND FUNCTION 1, 4, 9, 12 1A 4A 2, 5, 10, 13 1B 4B Data inputs 3, 6, 8, 11 1Y 4Y Data outputs 7 GND Ground (0 V) 14 V CC Positive supply voltage 1997 Jun
3 LOGIC SYMBOL (IEEE/IEC) LOGIC DIAGRAM (ONE GATE) 1 2 & 3 A Y 4 5 & 6 B SV & 8 FUNCTION TABLE & 11 INPUTS OUTPUTS na nb ny SV00436 L L L L H L H L L H H H NOTES: H = HIGH voltage level L = LOW voltage level RECOMMENDED OPERATING CONDITIONS SYMBOL PARAMETER CONDITIONS MIN LIMITS V CC DC supply voltage (for max. speed performance) V V CC DC supply voltage (for low-voltage applications) V V I DC input voltage range V V O DC output voltage range; output HIGH or LOW state 0 V CC V T amb Operating ambient temperature range in free-air C t r, t f Input rise and fall times V CC = 1.2 to 2.7V V CC = 2.7 to 3.6V ABSOLUTE MAXIMUM RATINGS 1 In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V). SYMBOL PARAMETER CONDITIONS RATING UNIT V CC DC supply voltage 0.5 to +6.5 V I IK DC input diode current V I 0 50 ma V I DC input voltage Note to +6.5 V I OK DC output diode current V O V CC or V O 0 50 ma V O DC output voltage; output HIGH or LOW state Note to V CC +0.5 V I O DC output source or sink current V O = 0 to V CC 50 ma I GND, I CC DC V CC or GND current 100 ma T stg Storage temperature range 65 to +150 C Power dissipation per package P TOT plastic mini-pack (SO) above +70 C derate linearly with 8 mw/k 500 mw plastic shrink mini-pack (SSOP and TSSOP) above +60 C derate linearly with 5.5 mw/k 500 NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 0 0 MAX UNIT ns/v 1997 Jun 30 3
4 DC CHARACTERISTICS Over recommended operating conditions. Voltages are referenced to GND (ground = 0V). LIMITS SYMBOL PARAMETER TEST CONDITIONS Temp = -40 C to +85 C UNIT MIN TYP 1 MAX V IH V IL HIGH level Input voltage LOW level Input voltage V CC = 1.2V V CC V CC = 2.7 to 3.6V 2.0 V V CC = 1.2V GND V CC = 2.7 to 3.6V 0.8 V V CC = 2.7V; V I = V IH or V IL ; I O = 12mA V CC 0.5 V OH HIGH level output voltage V CC = 3.0V; V I = V IH or V IL ; I O = 100µA V CC 0.2 V CC V V CC = 3.0V; V I = V IH or V IL; I O = 18mA V CC 0.6 V CC = 3.0V; V I = V IH or V IL; I O = 24mA V CC 0.8 V CC = 2.7V; V I = V IH or V IL ; I O = 12mA 0.40 V OL LOW level output voltage V CC = 3.0V; V I = V IH or V IL ; I O = 100µA 0.20 V V CC = 3.0V; V I = V IH or V IL; I O = 24mA 0.55 I I Input leakage current V CC =36V; 3.6V; V I = 5.5V 5V or GND µa I CC Quiescent supply current V CC = 3.6V; V I = V CC or GND; I O = µa I CC Additional quiescent supply current per input pin NOTE: 1. All typical values are at V CC = 3.3V and T amb = 25 C. AC CHARACTERISTICS GND = 0 V; t r = t f 2.5 ns; C L = 50 pf V CC = 2.7V to 3.6V; V I = V CC 0.6V; I O = µa LIMITS SYMBOL PARAMETER WAVEFORM V CC = 3.3V ±0.3V V CC = 2.7V V CC = 1.2V UNIT t PHL / t PLH Propagation delay na, nb to ny NOTE: 1. These typical values are at V CC = 3.3V and T amb = 25 C. MIN TYP 1 MAX MIN TYP MAX TYP 1, ns AC WAVEFORMS V M = 1.5 V at V CC 2.7 V V M = 0.5 V CC at V CC < 2.7 V V OL and V OH are the typical output voltage drop that occur with the output load. V l na, nb INPUT GND V M TEST CIRCUIT PULSE GENERATOR V I R T V CC D.U.T. V O C L 50pF S 1 500Ω 500Ω 2 V CC Open GND t PHL t PLH V OH ny OUTPUT V OL V M SV00414 V CC V I 2.7V V CC 2.7V 3.6V 2.7V Test S 1 t PLH /t PHL Open Waveform 1. Input (na, nb) to output (ny) propagation delays. SY00077 Waveform 2. Load circuitry for switching times Jun 30 4
5 SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT Jun 30 5
6 SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm SOT Jun 30 6
7 TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT Jun 30 7
8 DEFINITIONS Data Sheet Identification Product Status Definition Objective Specification Preliminary Specification Product Specification Formative or in Design Preproduction Product Full Production This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product. Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. LIFE SUPPORT APPLICATIONS Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California Telephone Copyright Philips Electronics North America Corporation 1997 All rights reserved. Printed in U.S.A. print code Date of release: Document order number: Jun 30 8
9 This datasheet has been download from: Datasheets for electronics components.
INTEGRATED CIRCUITS. PCK2002PL 533 MHz PCI-X clock buffer. Product data Supersedes data of 2002 Mar Oct 10
INTEGRATED CIRCUITS Supersedes data of 2002 Mar 15 2002 Oct 10 FEATURES General purpose and PCI-X 1:4 clock buffer 8-pin TSSOP 3.1 4.4 mm package Same form, fit, and function as CDCV304 See PCK2001P for
4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT
Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance
74HC4002; 74HCT General description. 2. Features and benefits. 3. Ordering information. Dual 4-input NOR gate
Rev. 5 26 May 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 4-input NOR gate. Inputs also include clamp diodes that enable the use of current
INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook
INTEGRATED CIRCUITS 1996 Jan 05 IC15 Data Handbook FEATURES Non-inverting outputs Separate enable for each section Common select inputs See 74F253 for 3-State version PIN CONFIGURATION Ea 1 S1 2 I3a 3
INTEGRATED CIRCUITS DATA SHEET. 74HC00; 74HCT00 Quad 2-input NAND gate. Product specification Supersedes data of 1997 Aug 26.
INTEGRTED CIRCUITS DT SHEET Quad 2-input NND gate Supersedes data of 1997 ug 26 2003 Jun 30 Quad 2-input NND gate FETURES Complies with JEDEC standard no. 8-1 ESD protection: HBM EI/JESD22-114- exceeds
74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)
INTEGRATED CIRCUITS Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State) 1995 Mar 31 IC15 Data Handbook Philips Semiconductors Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)
3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.
Rev. 02 3 September 2007 Product data sheet 1. General description The provides a 3-input EXCLUSIVE-OR function. The input can be driven from either 3.3 or 5 V devices. This feature allows the use of these
74HC151; 74HCT General description. 2. Features and benefits. 3. Ordering information. 8-input multiplexer
Rev. 6 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The are 8-bit multiplexer with eight binary inputs (I0 to I7), three select inputs (S0
74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate
Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors
INTEGRATED CIRCUITS DATA SHEET. 74HC08; 74HCT08 Quad 2-input AND gate. Product specification Supersedes data of 1990 Dec 01.
INTEGRTED CIRCUITS DT SHEET Supersedes data of 1990 Dec 01 2003 Jul 25 FETURES Complies with JEDEC standard no. 8-1 ESD protection: HBM EI/JESD22-114- exceeds 2000 V MM EI/JESD22-115- exceeds 200 V. Specified
HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate
Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise
3-to-8 line decoder, demultiplexer with address latches
Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC
74HC04; 74HCT General description. 2. Features and benefits. 3. Ordering information. Hex inverter
Rev. 5 27 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a hex inverter. The inputs include clamp diodes that enable the use of current
74HC139; 74HCT139. Dual 2-to-4 line decoder/demultiplexer
Rev. 4 11 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes two binary weighted address inputs (na0, na1) to four mutually exclusive outputs
74F166 8-bit bidirectional universal shift register
INTEGRATED CIRCUITS 1991 Feb 14 IC15 Data Handbook FEATURES High impedance NPN base inputs for reduced loading (20µA in high and low states) Synchronous parallel to serial applicatio Synchronous serial
74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 4 24 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an octal positive-edge triggered D-type flip-flop. The device features clock (CP)
INTEGRATED CIRCUITS. 74ALS174 Hex D flip flop. Product specification 1991 Feb 08 IC05 Data Handbook
INTEGRATE CIRCUITS Hex flip flop 1991 Feb 08 IC05 ata Handbook Hex flip-flop FEATURES Four edge-triggered flip-flops Buffered common clock Buffered asynchronous master reset PIN CONFIGURATION MR 1 0 2
1-of-4 decoder/demultiplexer
Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active
The 74LVC1G11 provides a single 3-input AND gate.
Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger
Rev. 5 29 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad positive-edge triggered D-type flip-flop with individual data inputs (Dn)
74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter
Rev. 7 8 December 2015 Product data sheet 1. General description The is a hex unbuffered inverter. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to
74HC157; 74HCT General description. 2. Features and benefits. Quad 2-input multiplexer
Rev. 8 28 December 2015 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL. It is specified in compliance with JEDEC standard
74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer
Rev. 7 29 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a. It decodes four binary weighted address inputs (A0 to A3) to sixteen mutually
74HC32; 74HCT32. 1. General description. 2. Features and benefits. Quad 2-input OR gate
Rev. 5 4 September 202 Product data sheet. General description The is a quad 2-input OR gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages
74F779 8-bit bidirectional binary counter (3-State)
INTEGRATED CIRCUITS 1989 Sep 2 IC15 Data Handbook FEATURES Multiplexed 3-State I/O ports for bus oriented applicatio Built-in look-ahead carry capability Center power pi to reduce effects of package inductance
74HC138; 74HCT138. 3-to-8 line decoder/demultiplexer; inverting
Rev. 6 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer
Rev. 4 27 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
INTEGRATED CIRCUITS. 74F148 8-input priority encoder. Product specification Mar 01. IC15 Data Handbook
INTEGRATED CIRCUITS 1990 Mar 01 IC15 Data Handbook FEATURES Code conversio Multi-channel D/A converter Decimal-to-BCD converter Cascading for priority encoding of N bits Input enable capability Priority
74HC132; 74HCT132. Quad 2-input NAND Schmitt trigger
Rev. 4 1 December 2015 Product data sheet 1. General description The is a quad 2-input NAND gate with Schmitt-trigger inputs. Inputs include clamp diodes. This enables the use of current limiting resistors
HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock
INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.
INTEGRATED CIRCUITS Supercedes data of 1990 Oct 23 IC15 Data Handbook 1996 Mar 12 FEATURE Industrial temperature range available ( 40 C to +85 C) DESCRIPTION The is a dual positive edge-triggered D-type
MM74HC14 Hex Inverting Schmitt Trigger
MM74HC14 Hex Inverting Schmitt Trigger General Description The MM74HC14 utilizes advanced silicon-gate CMOS technology to achieve the low power dissipation and high noise immunity of standard CMOS, as
12-stage shift-and-store register LED driver
Rev. 9 18 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a 12-stage serial shift register. It has a storage latch associated with each stage
HEF4028B. 1. General description. 2. Features and benefits. 3. Ordering information. BCD to decimal decoder
Rev. 9 23 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a 4-bit, a 4-bit BCO to octal decoder with active LOW enable or an 8-output (Y0 to
74HC2G02; 74HCT2G02. 1. General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate
Rev. 5 27 September 2013 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 2-input NOR gate. Inputs include clamp diodes. This enables the use of
74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger
Rev. 5 30 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual negative edge triggered JK flip-flop featuring individual J and K inputs,
Quad 2-input NAND Schmitt trigger
Rev. 9 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a quad two-input NAND gate. Each input has a Schmitt trigger circuit. The gate switches
74HC4040; 74HCT4040. 12-stage binary ripple counter
Rev. 5 3 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a with a clock input (CP), an overriding asynchronous master reset
INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug 03. 2003 Feb 14
INTEGRATED CIRCUITS Supersedes data of 2001 Aug 03 2003 Feb 14 DESCRIPTION The Quad Timers are monolithic timing devices which can be used to produce four independent timing functions. The output sinks
74HC165; 74HCT165. 8-bit parallel-in/serial out shift register
Rev. 4 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is an 8-bit serial or parallel-in/serial-out shift register. The device
74HC14; 74HCT14. Hex inverting Schmitt trigger
Rev. 7 19 November 2015 Product data sheet 1. General description The is a hex inverter with Schmitt-trigger inputs. This device features reduced input threshold levels to allow interfacing to TTL logic
8-bit binary counter with output register; 3-state
Rev. 3 24 February 2016 Product data sheet 1. General description The is an 8-bit binary counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary
74HC193; 74HCT General description. Presettable synchronous 4-bit binary up/down counter. Product data sheet
Product data sheet 1. General description The 74HC193 and 74HCT193 are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They are specified in compliance with
MM74HC174 Hex D-Type Flip-Flops with Clear
Hex D-Type Flip-Flops with Clear General Description The MM74HC174 edge triggered flip-flops utilize advanced silicon-gate CMOS technology to implement D-type flipflops. They possess high noise immunity,
74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state
Rev. 7 4 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device
MM74HC273 Octal D-Type Flip-Flops with Clear
MM74HC273 Octal D-Type Flip-Flops with Clear General Description The MM74HC273 edge triggered flip-flops utilize advanced silicon-gate CMOS technology to implement D-type flipflops. They possess high noise
74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset
Rev. 9 19 January 2015 Product data sheet 1. General description The are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with
74HC595; 74HCT595. 1. General description. 2. Features and benefits. 3. Applications
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state Rev. 7 26 January 2015 Product data sheet 1. General description The are high-speed Si-gate CMOS devices and are pin
74HC393; 74HCT393. Dual 4-bit binary ripple counter
Rev. 6 3 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The 74HC393; 7474HCT393 is a dual 4-stage binary ripple counter. Each counter features
HEF4520B. 1. General description. 2. Features and benefits. 3. Ordering information. Dual binary counter
Rev. 7 30 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 4-bit internally synchronous binary counter. The counter has an active HIGH
Hex buffer with open-drain outputs
Rev. 5 27 October 20 Product data sheet. General description The provides six non-inverting buffers. The outputs are open-drain and can be connected to other open-drain outputs to implement active-low
HEF4518B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual BCD counter
Rev. 8 19 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a dual 4-bit internally synchronous BCD counter. The counter has an
Triple single-pole double-throw analog switch
Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable
74HC573; 74HCT573. 1. General description. 2. Features and benefits. Octal D-type transparent latch; 3-state
Rev. 7 4 March 2016 Product data sheet 1. General description The is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE
HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop
Rev. 9 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a dual D-type flip-flop that features independent set-direct input (SD), clear-direct input
74F168*, 74F169 4-bit up/down binary synchronous counter
INTEGRATED CIRCUITS 74F168*, * Discontinued part. Please see the Discontinued Product List in Section 1, page 21. 1996 Jan 5 IC15 Data Handbook FEATURES Synchronous counting and loading Up/Down counting
8-stage shift-and-store register LED driver
Rev. 8 4 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an 8-stage serial shift register. It has a storage latch associated with each stage
Low-power configurable multiple function gate
Rev. 7 10 September 2014 Product data sheet 1. General description The provides configurable multiple functions. The output state is determined by eight patterns of 3-bit input. The user can choose the
HEF4027B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual JK flip-flop
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a edge-triggered dual JK flip-flop which features independent set-direct (SD), clear-direct
MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop
3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop General Description The MM74HCT373 octal D-type latches and MM74HCT374 Octal D-type flip flops advanced silicongate CMOS technology, which provides
The 74LVC1G04 provides one inverting buffer.
Rev. 12 6 ugust 2012 Product data sheet 1. General description The provides one inverting buffer. Input can be driven from either 3.3 V or 5 V devices. These features allow the use of these devices in
8-channel analog multiplexer/demultiplexer
Rev. 12 25 March 2016 Product data sheet 1. General description The is an with three address inputs (S1 to S3), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common
BCD to 7-segment latch/decoder/driver
Rev. 7 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a for liquid crystal and LED displays. It has four address inputs (D0 to D3), an active
The 74LVC1G00 provides the single 2-input NAND function.
Single 2-input NND gate Rev. 10 2 July 2012 Product data sheet 1. General description The provides the single 2-input NND function. Input can be driven from either 3.3 V or 5 V devices. These features
74HC74; 74HCT74. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 5 3 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The 74HC74 and 74HCT74 are dual positive edge triggered D-type flip-flop. They have individual
74HC4017; 74HCT4017. Johnson decade counter with 10 decoded outputs
Rev. 5 3 February 2016 Product data sheet 1. General description The is a 5-stage Johnson decade counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5-9), two clock
Single Schmitt-trigger inverter
Rev. 13 15 March 2016 Product data sheet 1. General description The provides the inverting buffer function with Schmitt-trigger input. It is capable of transforming slowly changing input signals into sharply
8-bit synchronous binary down counter
Rev. 5 21 April 2016 Product data sheet 1. General description The is an 8-bit synchronous down counter. It has control inputs for enabling or disabling the clock (CP), for clearing the counter to its
74HC595; 74HCT595. 1. General description. 2. Features and benefits. 3. Applications
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state Rev. 8 25 February 2016 Product data sheet 1. General description The is an 8-bit serial-in/serial or parallel-out shift
74AC139 74ACT139 Dual 1-of-4 Decoder/Demultiplexer
Dual 1-of-4 Decoder/Demultiplexer General Description The AC/ACT139 is a high-speed, dual 1-of-4 decoder/ demultiplexer. The device has two independent decoders, each accepting two inputs and providing
14-stage ripple-carry binary counter/divider and oscillator
Rev. 8 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a with three oscillator terminals (RS, REXT and CEXT), ten buffered outputs (Q3 to
LM124/224/324/324A/ SA534/LM2902 Low power quad op amps INTEGRATED CIRCUITS
INTEGRATED CIRCUITS Supersedes data of 21 Aug 3 File under Integrated Circuits, IC11 Handbook 22 Jan 22 DESCRIPTION The LM12/ series consists of four independent, high-gain, internally frequency-compensated
74HC4067; 74HCT4067. 16-channel analog multiplexer/demultiplexer
Rev. 6 22 May 2015 Product data sheet 1. General description The is a single-pole 16-throw analog switch (SP16T) suitable for use in analog or digital 16:1 multiplexer/demultiplexer applications. The switch
74VHCT574A Octal D-Type Flip-Flop with 3-STATE Outputs
74VHCT574A Octal D-Type Flip-Flop with 3-STATE Outputs General Description The VHCT574A is an advanced high speed CMOS octal flip-flop with 3-STATE output fabricated with silicon gate CMOS technology.
74AC14 74ACT14 Hex Inverter with Schmitt Trigger Input
74AC14 74ACT14 Hex Inverter with Schmitt Trigger Input General Description The 74AC14 and 74ACT14 contain six inverter gates each with a Schmitt trigger input. They are capable of transforming slowly changing
High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch)
High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch) DG2301 ishay Siliconix DESCRIPTION The DG2301 is a high-speed, 1-bit, low power, TTLcompatible bus switch. Using sub-micron CMOS technology,
Is Now Part of To learn more about ON Semiconductor, please visit our website at
Is Now Part of To learn more about ON Semiconductor, please visit our website at www.onsemi.com ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC
74HC165; 74HCT bit parallel-in/serial out shift register
Product data sheet 1. General description 2. Features 3. pplications The are high-speed Si-gate CMOS devices that comply with JEDEC standard no. 7. They are pin compatible with Low-power Schottky TTL (LSTTL).
HEF4541B. 1. General description. 2. Features and benefits. 3. Ordering information. Programmable timer
Rev. 5 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a programmable timer which consists of a 16-stage binary counter, an integrated
DG2302. High-Speed, Low r ON, SPST Analog Switch. Vishay Siliconix. (1-Bit Bus Switch with Level-Shifter) RoHS* COMPLIANT DESCRIPTION FEATURES
High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch with Level-Shifter) DG2302 DESCRIPTION The DG2302 is a high-speed, 1-bit, low power, TTLcompatible bus switch. Using sub-micron CMOS technology,
M74HCT86TTR QUAD EXCLUSIVE OR GATE
QUAD EXCLUSIVE OR GATE HIGH SPEED: t PD = 15ns (TYP.) at V CC = 4.5V LOW POWER DISSIPATION: I CC =1µA(MAX.) at T A =25 C COMPATIBLE WITH TTL OUTPUTS : V IH = 2V (MIN.) V IL = 0.8V (MAX) SYMMETRICAL OUTPUT
NC7SV86 TinyLogic ULP-A 2-Input Exclusive-OR Gate
TinyLogic ULP-A 2-Input Exclusive-OR Gate General Description The NC7SV86 is a single 2-Input Exclusive-OR Gate from Fairchild s Ultra Low Power-A (ULP-A) Series of TinyLogic. ULP-A is ideal for applications
74ALVC164245. 16-bit dual supply translating transceiver; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.
Rev. 8 15 March 2012 Product data sheet 1. General description The is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The is a 16-bit
M74HC4078TTR 8-INPUT NOR/OR GATE
8-INPUT NOR/OR GATE HIGH SPEED: t PD = 10ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 1µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE:
M74HC147TTR 10 TO 4 LINE PRIORITY ENCODER
10 TO 4 LINE PRIORITY ENCODER HIGH SPEED: t PD = 15ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE:
74HC4066; 74HCT4066. Quad single-pole single-throw analog switch
Rev. 8 3 December 2015 Product data sheet 1. General description The is a quad single pole, single throw analog switch. Each switch features two input/output terminals (ny and nz) and an active HIGH enable
INTEGRATED CIRCUITS. For a complete data sheet, please also download:
INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications The IC06 74HC/HCT/HCU/HCMOS Logic Package Information The IC06 74HC/HCT/HCU/HCMOS
74F191 Up/down binary counter with reset and ripple clock
INTEGRATED CIRCUITS Up/down binary counter with reset and ripple clock 1995 Jul 17 IC15 Data Handbook FEATURES High speed 125MHz typical f MAX Synchronous, reversible counting 4-Bit binary Asynchronous
Obsolete Product(s) - Obsolete Product(s)
DUAL D TYPE FLIP FLOP WITH PRESET AND CLEAR HIGH SPEED : f MAX = 48MHz (TYP.) at V CC = 4.5V LOW POWER DISSIPATION: I CC =2µA(MAX.) at T A =25 C COMPATIBLE WITH TTL OUTPUTS : V IH = 2V (MIN.) V IL = 0.8V
3-to-8 line decoder/demultiplexer; inverting
74LVC38 Rev. 5 9 October 0 Product data sheet. General description The 74LVC38 is a 3-to-8 line decoder/demultiplexer. It accepts three binary weighted address inputs (0, and ) and, when enabled, provides
INTEGRATED CIRCUITS DATA SHEET. 74HC14; 74HCT14 Hex inverting Schmitt trigger. Product specification Supersedes data of 1997 Aug 26.
INTEGRTED CIRCUITS DT SHEET Supersedes data of 1997 ug 26 2003 Oct 30 FETURES pplications: Wave and pulse shapers stable multivibrators Monostable multivibrators. Complies with JEDEC standard no. 7 ESD
74AUP1G74. 1. General description. 2. Features and benefits. Low-power D-type flip-flop with set and reset; positive-edge trigger
Low-power D-type flip-flop with set and reset; positive-edge trigger Rev. 9 6 January 2014 Product data sheet 1. General description The provides a low-power, low-voltage single positive-edge triggered
BSS84. 1. Product profile. P-channel enhancement mode vertical DMOS transistor. 1.1 General description. 1.2 Features. 1.
Rev. 6 16 December 28 Product data sheet 1. Product profile 1.1 General description P-channel enhancement mode vertical Diffusion Metal-Oxide Semiconductor (DMOS) transistor in a small Surface-Mounted
Is Now Part of To learn more about ON Semiconductor, please visit our website at
Is Now Part of To learn more about ON Semiconductor, please visit our website at www.onsemi.com ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC
Bus buffer/line driver; 3-state
Rev. 11 2 July 2012 Product data sheet 1. General description The provides one non-inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (OE). HIGH-level
MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer
MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer General Description The MM74C150 and MM82C19 multiplex 16 digital lines to 1 output. A 4-bit address code determines
74AC74 74ACT74 Dual D-Type Positive Edge-Triggered Flip-Flop
Dual D-Type Positive Edge-Triggered Flip-Flop General Description The AC/ACT74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q, Q) outputs. Information at the input
74HC193; 74HCT193. Presettable synchronous 4-bit binary up/down counter
Rev. 5 29 January 2016 Product data sheet 1. General description The is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change
CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches
CD4043BC CD4044BC Quad 3-STATE NOR R/S Latches Quad 3-STATE NAND R/S Latches General Description The CD4043BC are quad cross-couple 3-STATE CMOS NOR latches, and the CD4044BC are quad cross-couple 3- STATE
CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate
CD4001BC/CD4011BC Quad 2-Input NOR Buffered B Series Gate Quad 2-Input NAND Buffered B Series Gate General Description The CD4001BC and CD4011BC quad gates are monolithic complementary MOS (CMOS) integrated