The Ultimate System Integration Platform. VIRTEX-5 FPGAs
|
|
|
- Sharon Oliver
- 10 years ago
- Views:
Transcription
1 The Ultimate System Integration Platform VIRTEX-5 FPGAs
2 THE MOST COMPREHEN IN PRODUCTION NOW! One Family Multiple Platforms The Virtex -5 family of FPGAs offers a choice of four new platforms, each delivering an optimized balance of high-performance logic, serial connectivity, signal processing, and embedded processing: Optimized for high-performance logic Optimized for high-performance logic with low-power serial connectivity Optimized for DSP and memory-intensive applications, with low-power serial connectivity Optimized for embedded processing and memory-intensive applications, with highest-speed serial connectivity All platforms are backed by complete solutions including design tools, IP, development boards, protocol-specific characterization reports, training, services, support, and more. Discover how this new family delivers even higher performance, lower power, and lower system cost than previous-generation, Virtex- FPGAs. Meet Your Performance Targets Easily Achieve a two speed-grade performance gain with new ExpressFabric technology 550 MHz clocking technology and performance-tuned IP blocks.5 Gbps LVDS I/O: up to 00 pin pairs (,00 I/Os) 580 GMACS performance from DSP8E slices 90 GFLOPS of single-precision, and 5 GFLOPS of double-precision floating-point DSP performance,00 DMIPS per PowerPC 0 processor block with high-bandwidth, low-latency interfaces Optimize I/O Bandwidth, Power and Cost with Easy-to-Use High-Speed Serial Solutions RocketIO GTP transceivers in the LXT and SXT platforms deliver lowest-power serial connectivity: less than 00 mw (typ) per transceiver at 3.75 Gbps RocketIO GTX transceivers in the FXT platform deliver highest-performance serial connectivity: 50 Mbps.5 Gbps First FPGA family with hardened PCI Express endpoint blocks and Tri-mode Ethernet MACs Beat Your Power Budget while Maximizing Performance 35% lower dynamic power with 5nm ExpressFabric technology and power-saving IP blocks including PCI Express endpoint, Gigabit Ethernet MAC, and PowerPC 0 processor Further reduce dynamic power consumption by an average 0% with interactive power analysis tools Simplify design with no need to select different power supply voltages for high performance versus low power Reduce system complexity and cost through fewer power supply rails, fewer regulators, and reduced board area Build Highest-Performance Processing Systems Easily Achieve highest throughput with enhanced PowerPC 0 processor block Accelerate processing performance with custom co-processors Increase DSP algorithm performance with built-in DSP8E slices Virtex-5 FPGAs
3 SIVE 5nm FPGA SOLUTION Reduce Cost through System Integration with Domain-Optimized Platform FPGAs Choose a smaller device: 5nm process shrinks die size and new -input LUT increases utilization efficiency Meet aggressive performance targets in the least expensive speed grade Reduce part count with built-in, low-power transceivers Increase logic efficiency with built-in PCI Express endpoint and Ethernet MAC blocks Integrate embedded processing systems with industrystandard PowerPC 0 processor blocks Select smaller heat sinks, fans, and power supplies enabled by reduced power consumption Reduce component cost in volume production with Virtex -5 EasyPath FPGAs Bring Your Product to Market Faster with Proven Development and Verification Tools Achieve maximum FPGA performance using ISE software featuring Fmax technology and PlanAhead design analysis tools Design faster and reduce risk with over 5 pre-verified IP cores Reach timing closure quickly using new SmartCompile technology that shrinks incremental runtimes Optimize designs in less time with SmartXplorer and ExploreAhead tools that leverage multiple compute platforms Speed verification with new FAST simulation models and IEEE IP encrypted models for hard IP Reduce debug cycle time with the real-time verification capabilities of ChipScope Pro tools Build complete embedded processing systems with Platform Studio and Embedded Development Kit Implement DSP algorithms modeled using MATLAB and Simulink in custom hardware using System Generator for DSP Finish Your Design Ahead of Schedule with Expert Training and Services VIRTEX-5 EASYPATH FPGAs The conversion-free cost-reduction path for volume production. EasyPath FPGAs reduce component cost by 3075% with no risk of conversion, no hidden costs Enjoy unprecedented flexibility and fastest turnaround times Ensure your team has all the tools they need with Xilinx Productivity Advantage (XPA) Program, a bundled solution including software, education, and IP cores Accelerate product development with Titanium on-site dedicated engineering from Xilinx Ramp your design team with QuickStart!, Xilinx professionally delivered training coupled with on-site dedicated engineering
4 THE ULTIMATE SYSTEM INTEGRATION PLATFORM 5nm ExpressFabric Technology Achieve highest performance, most efficient utilization on 5nm triple-oxide process 30% higher speed, 35% lower dynamic power, and 5% less area than the previous generation Industry s first LUT with six independent inputs for fewer logic levels Flexible LUTs are configurable as logic, distributed RAM, or shift registers Advanced diagonally symmetric interconnect enables shortest, fastest routing From 0,000 to 330,000 logic cells for system-level integration 550 MHz Clocking Technology Achieve highest speeds with high-precision, low-jitter clocking DCMs provide phase control of less than 30 ps for better design margin PLLs reduce reference clock jitter by more than x Differential global clocking ensures low skew and jitter The Right Memory for Any Application Distributed RAM Small Build 5-bit memory per CLB bits per LUT 550 MHz, 3 Kbit Block RAM Medium Configure Block RAM as multi-rate FIFO Built-in ECC for high-reliability systems Automatic power conservation circuitry High-Performance External Memories Large ChipSync technology for reliable interfaces Achieve data bandwidth up to 389 Gbps Virtex-5 FPGAs
5 RocketIO GTP Transceivers: 00 Mbps3.75 Gbps RocketIO GTX Transceivers: 50 Mbps.5 Gbps Implement serial protocols at highest line rates Flexible SERDES supports multi-rate applications Powerful transmit and receive equalization techniques (transmit pre-emphasis, receive linear equalization, and DFE) for best signal integrity at high line rates Integrated gear box for flexible encoding: 8b/0b, b/b, and b/7b Designed to work with integrated PCIe and Ethernet MAC blocks Low power consumption: less than 00 mw (typ) at.5 Gbps Implement serial protocols at lowest power Flexible SERDES supports multi-rate applications Designed to work with integrated PCIe and Ethernet MAC blocks 77% lower power consumption: less than 00 mw (typ) at 3.75 Gbps Cross-platform pin compatibility makes it easy to migrate to GTX transceivers for design upgrades Sparse Chevron Packaging Technology Keep system noise under control and simplify PCB layout Unique PWR/GND pin pattern minimizes crosstalk and reduces PCB layers On-substrate bypass capacitors shrink PCB area Enhanced Configuration and Bitstream Protection Reduce system cost, increase reliability, and safeguard your design Configure with commodity SPI and parallel flash memory Easier partial reconfiguration and smaller frame size Greater reliability for in-system reconfiguration with multi-bitstream management Protect your designs with 5-bit AES (Advanced Encryption Standard) security
6 PCI Express Endpoint Block: x/x/x8-lane Reduce power and cost with built-in support for ubiquitous serial connectivity standard Included on PCI-SIG integrators list after successfully completing the rigorous testing procedures of the Compliance Workshop Up to four endpoint blocks in a single Virtex-5 FXT FPGA Works with RocketIO GTP/GTX transceivers to deliver full PCIe endpoint function Built-in hard IP frees user logic resources and reduces power Ethernet Media Access Controller: 0/00/000 Mbps Simplify network connectivity with an integrated tri-mode Ethernet MAC UNH-verified compliance Up to eight Ethernet MAC blocks in a single device Built-in hard IP frees user logic resources and reduces power System Monitor and Analog-to-Digital Converter Simplify system management and diagnostics Fully specified 0-bit, 00k samples/s ADC with programmable monitoring functions (sequencing, averaging, alarms) Simplify the implementation and reduce the cost of environmental monitoring On-chip temperature and supply voltage sensors 7 user-selectable external inputs Analog measurements accessible via JTAG at any time
7 550 MHz DSP8E Slice IBM PowerPC 0 processor block with APU Controller and High-bandwidth Crossbar Switch Build area-efficient, high-performance embedded systems with an industry-standard architecture,00 550MHz; achieve,00 DMIPS using a single FPGA with two processors Innovative 5x, 8-bit crossbar switch minimizes latency and enables point-to-point connectivity Simultaneous memory bus and Processor Local Bus (PLB) access maximizes throughput Integrated DMA channels, PLB interfaces, and dedicated memory interface minimize logic required Auxiliary Processor Unit (APU) controller provides added connectivity for co-processing offload Achieve up to 580 GMACS performance using DSP8E slices,05 DSP8E slices in Virtex-5 SX0T device Enhanced slice with a 5x8 multiplier, 8-bit adder, and 8-bit accumulator (cascadable to 9 bits) enables singleand double-precision floating-point and high precision filters with fewer slices Configurable for DSP, arithmetic, and bit-wise logic Enables efficient adder-chain architectures 0% lower power consumption:.38mw/00mhz at a 38% toggle rate.5 Gbps SelectIO Interface with ChipSync Source-Synchronous Technology Implement industry-standard and custom protocols Simplify board design with built-in input delay and new output delay circuits that compensate for unequal trace lengths Adaptive delay setting recalibrates automatically to compensate for changing operating conditions Interface to popular standards with.5 Gbps differential or 800 Mbps single-ended I/O Digitally controlled impedance improves signal integrity, reduces component count, and shrinks board size
8 A SOLUTION FOR Implement Parallel Networking and System Interface Standards SelectIO technology, combined with pre-verified IP cores, make it easy to support all popular interface standards.5 Gbps LVDS, 800 Mbps single-ended Interface or bridge to virtually any external component Support multiple electrical standards in the same device with 35 individually configurable I/O banks Design with PCI, RapidIO, XSBI, SPI., and more Configure I/Os to support HSTL, LVDS (SDR and DDR), and more, at voltages from.v to 3.3V DESIGN CHALLENGE Accelerate Development with Complete Serial Solutions Simplify Source-Synchronous Interfacing ChipSync technology in every SelectIO technology block provides precise control over critical timing for high-performance source-synchronous interfaces Achieve performance targets and simplify PCB layout with flexible per-bit deskew Synchronize incoming data to FPGA internal clock with built-in Serializer/Deserializer Build chip-to-chip, board-to-board, and box-to-box applications quickly and easily Obtain assured compliance with popular standards such as Gigabit Ethernet, PCI Express, OC-8, XAUI, SRIO, and HD-SDI Reduce design time with integrated interface blocks and pre-verified IP Implement custom solutions Reduce pin/trace count to simplify board design and reduce manufacturing cost Start designing with ready-to-use solution kits including protocolspecific characterization reports, boards, and simulation models CLK CLK3 CLK CLK5 µp CLK CLK ASSP Source-Synchronous Interface Support Built into all I/Os Bridge Protocols Protect your investment by interfacing easily to legacy ASSPs or ASICs Reduce design time with built-in support for PCI Express and Ethernet Implement other popular protocols with pre-verified IP Connect external peripheral components to any processor with standards-compliant I/O Build Highest-Bandwidth Memory Interfaces ChipSync technology and the Memory Interface Generator tool make it easy to build reliable interfaces to the latest high-performance memories, including: Memory Interface Data Rate (Mbps) Data Width (# of bits) Bandwidth (Gbps) DDR SDRAM DDR SDRAM DDR3 SDRAM QDR II SRAM 00 x Simplify Protocol Bridging RLDRAM II Virtex-5 FPGAs
9 EVERY PLATFORM Create Highest-Performance DSP Systems Increase DSP algorithm performance Build single or multi-rate filters for high-sample-rate applications in wireless RF or HD video systems with cascadable DSP8E slices Perform fine-granularity data shifting, control, and small bit-width arithmetic functions efficiently in programmable logic fabric Free up DSP processor CPU cycles by off-loading algorithmic-intensive tasks to the FPGA co-processor Obtain highest memory-to-logic ratio with Virtex-5 SXT platform for efficiently implementing memory-intensive functions in video processing and medical imaging Optimize DSP power consumption and cost Achieve efficient implementation with Xilinx algorithm/ip core support for base functions (e.g. FFT, filters), wireless functions (e.g. DDC, DUC, CFR, DPD) or video/imaging functions (e.g. CODECs) Use power-efficient Virtex-5 FPGAs in military manpack or handheld software defined radios Build flexible, high-bandwidth interfaces Simplify design with built-in support for PCI Express interfaces Obtain complete Xilinx solutions for market-specific interfaces such as CPRI and OBSAI for wireless or SDI and HD-SDI for professional broadcast systems Build high-bandwidth interfaces to DSP processors using Xilinx IP and reference designs for serial RapidIO, VLYNQ interface products, or EMIF interfaces when using FPGAs as DSP co-processors Increase DSP Design Productivity Develop DSP custom hardware using MATLAB and Simulink design environments Accelerate DSP system verification up to 000x using hardware co-simulation Gain immediate FPGA expertise from a Xilinx application specific on-site engineer, improving your design productivity and accelerating your timeto-market with Titanium Dedicated Engineering. Build SoC Designs with High-Performance Embedded Processing Create customized embedded systems that meet your unique and exacting requirements Integrate high-speed programmble logic with the flexibility of software to optimize performance, power, and cost Design system-on-chip functionality with real-time processing capabilities using processor blocks incorporating industrystandard PowerPC 0 processor cores built into Virtex-5 FXT devices Implement control functions efficiently in all Virtex-5 FPGAs using MicroBlaze soft processors Achieve highest throughput with enhanced PowerPC 0 processor blocks Get non-blocking pipelined point-to-point access to TEMAC, PCIe blocks, and FPGA logic Offload PLB with a dedicated memory interface port that provides up to 8-bit data transfer per cycle Maximize data transfer rates with highly pipelined transmit and receive scatter-gather DMA channels Optimize system performance through user-selectable port prioritization and operating frequencies Accelerate system performance Offload CPU-intensive operations such as video processing, 3D data processing, and floating-point math Create custom co-processors in the FPGA logic Optimize hardware/software partitioning with the PowerPC 0 processor block Auxiliary Processor Unit (APU) controller Implement double/single-precision arithmetic operations using IEEE 75-compatible Floating Point Unit option Embedded PowerPC 0 Processor System Design Example System Integration Design Example: Video-Over-IP Streamline Embedded Development and Empower Innovation Accelerate processing design with the award winning Platform Studio tool suite Increase productivity with design wizards, customizable IP, and integrated HW/SW kits Simplify system-level debug using Eclipse SDK and ChipScope Pro integrated bus analyzer Leverage broad ecosystem support from industry leaders in real-time O/S, design, debug, and trace technologies Provide your team with expert advice and training at the most critical project stage with QuickStart! for Embedded designs
10 Implement PCI Express Technology with Reduced Cost, Power, and Complexity Minimize design risk with hardened PCIe blocks for building nextgeneration graphics, storage, networking, and I/O devices Integrate multiple functions into a single PCIe technology-enabled FPGA Preserve software investment and extend infrastructure life with scalable bandwidth (x, x, x8) Re-target designs without changing your PCIe interface implementation as your project evolves Experience a shorter development cycle with QuickStart! for PCIe designs: an on-site Xilinx dedicated engineer will assist your team with expert advice and training Corporate Headquarters Xilinx, Inc. 00 Logic Drive San Jose, CA 95 USA Tel: Web: Europe Xilinx Europe One Logic Drive Citywest Business Campus Saggart, County Dublin Ireland Tel: Web: Japan Xilinx K.K. Art Village Osaki Central Tower F -- Osaki, Shinagawa-ku Tokyo -003 Japan Tel: Web: japan.xilinx.com Asia Pacific Pte. Ltd. Xilinx, Asia Pacific 5 Changi Business Park Singapore 800 Tel: Web: Application of PCI Express Technology in a Server System Accelerate development with ready-to-use solution kits Protocol compliance reports Device characterization Reference designs Development boards Simulation models Pre-verified IP Development tools User documentation Partner solutions TAKE THE NEXT STEP Visit us online at Xilinx Inc. All rights reserved. Xilinx, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands are trademarks of Xilinx Inc. CPRI is a trademark of Siemens AG; PCI-SIG, PCIe, PCI Express, and PCI are trademarks of PCI- SIG; PowerPC is a trademark of IBM Corp; VLYNQ is a trademark of Texas Instruments; and are used with permission. All other trademarks are the property of their respective owners. Printed in U.S.A. PN
11 ONE FAMILY MULTIPLE VIRTEX-5 FAMILY VIRTEX-5 LX Optimized for High-performance Logic VIRTEX-5 LXT Optimized for High-performance Logic with Low-power Serial Connectivity Logic Resources Part Number EasyPath Cost Reduction Solutions Slices Logic Cells 3 CLB Flip-Flops LX30 XC5VLX30,800 30,70 9,00 LX50 XC5VLX50 7,00,080 8,800 LX85 XC5VLX85 XCE5VLX85,90 8,9 5,80 LX0 XC5VLX55 XCE5VLX0 7,80 0,59 9,0 LX55 XC5VLX0 XCE5VLX55,30 55,8 97,80 LX0 XC5VLX0 XCE5VLX0 3,50,8 38,0 LX330 XC5VLX330 XCE5VLX330 5,80 33,77 07,30 LX0T XC5VLX0T 3,0 9,98,80 LX30T XC5VLX30T,800 30,70 9,00 LX50T XC5VLX50T 7,00,080 8,800 LX85T XC5VLX85T XCE5VLX85T,90 8,9 5,80 Maximum Distributed RAM (Kbits) ,0,0,80 3, Memory Block RAM/FIFO w/ecc (3 Kbits each) Resources Total Block RAM (Kbits),5,78 3,5,08,9,9 0,38 93,9,0 3,888 Clock Resources Digital Clock Manager (DCM) Phase Locked Loop (PLL) I/O Resources Maximum Single-Ended Pins , Maximum Differential I/O Pairs I/O Standards HT, LVDS, LVDSEXT, RSDS, BLVDS, ULVDS, LVPECL, LVCMOS33, LVCMOS5, LVCMOS8, LVCMOS5, LVCMOS, LVTTL, PCI33, PCI, PCI-X, GTL, GTL+, Embedded Hard IP Resources 5 DSP8E Slices PowerPC 0 Processor Blocks PCI Express Endpoint Blocks 0/00/000 Ethernet MAC Blocks RocketIO GTP Low-Power Transceivers RocketIO GTX High-Speed Transceivers Speed Grades Commercial -,-,-3 -,-,-3 -,-,-3 -,-,-3 -,-,-3 -,- -,- -,- -,-,-3 -,-,-3 -,-,-3 Industrial -,- -,- -,- -,- -,- -,- - -,- -,- -,- -,- Configuration Package Configuration Memory (Mbits) Area FFA Packages FF3 (FF): flip-chip fine-pitch 9 BGA x 9 (.0 mm mm ball spacing) FF3 FF7 9 x 9 mm 7 x 7 mm FF53 35 x 35 mm FF70.5 x.5 mm ,00 FF33 9 x 9 mm 7 () 7 () FF5 7 x 7 mm 30 (8) 30 (8) FF3 35 x 35 mm 80 () 80 () FF738.5 x.5 mm Notes: EasyPath solutions provide a conversion-free path for volume production. A single Virtex-5 FPGA CLB comprises two slices, with each containing four -input LUTs and four Flip-Flops (twice the number found in Virtex- FPGA slice), for a total of eight -LUTs and eight Flip-Flops per CLB. 3 Virtex-5 FPGA logic cell ratings reflect the increased logic capacity offered by the new -input LUT architecture. Digitally Controlled Impedence (DCI) is available on I/Os of all devices. 5 One system monitor block included in all devices. All products available Pb-free and RoHS compliant packaging. 7 Available I/O for each device-package combination: number of SelectIO interface pins (number of RocketIO transceivers). Virtex-5 FPGAs
12 PLATFORMS LX0T XC5VLX0T LX55T XC5VLX55T LX0T XC5VLX0T LX330T XC5VLX330T VIRTEX-5 SXT Optimized for DSP with Low-power Serial Connectivity SX35T XC5VSX35T SX50T XC5VSX50T SX95T XC5VSX95T SX0T XC5VSX0T VIRTEX-5 FXT Optimized for Embedded Processing with High-speed Serial Connectivity FX30T XC5VFX30T FX70T XC5VFX70T FX00T XC5VFX00T FX30T XC5VFX30T FX00T XC5VFX00T XCE5VLX0T XCE5VLX55T XCE5VLX0T XCE5VLX330T XCE5VSX50T XCE5VSX95T XCE5VSX0T XC5VFX70T XC5VFX00T XC5VFX30T XC5VFX00T 7,80,30 3,50 5,80 5,0 8,0,70 37,0 5,0.00,000 0,80 30,70 0,59 55,8,8 33,77 3,8 5, 9,08 39, 3,78 7,80 0,00 3,07 9,08 9,0 97,80 38,0 07,30,70 3,0 58,880 9,70 0,80,800,000 8,90,880,0,0,80 3, ,50, ,0,580, ,38 7,3 7,3, 3,0,75 8,78 8,57,8 5,38 8,08 0,78, HSTL I (.V,.5V,.8V), HSTL III (.5V,.8V), HSTL IV (.5V,.8V), SSTL I, SSTL II, SSTL8 I, SSTL 8 II, DIFF HSTL I, DIFF HSTL II, DIFF SSTL, DIFF SSTL II, DIFF SSTL8 I, DIFF SSTL8 II -,-,-3 -, ,-3 -, ,- -, , ,-,-3 -, ,-,-3 -, ,- -,- 35.8,05 -, ,-,-3 -, ,-,-3 -, ,-,-3 -, ,-,-3 -, , Available User I/Os 7 30 (8) 30 (8) 30 (8) 30 (8) 0 () 0 () 80 () 0 () 0 () 0 () 80 () 80 () 80 () 90 () 90 () 80 () 80 (0) 90 () Footprint Compatible Packaging Enables Design Flexibility Devices in the same package type are footprint compatible for easy migration across densities and platforms. You can accommodate changing requirements or implement system upgrades by moving your design to another pin-compatible device offering a different mix of capabilities, speed, or processing power, without changing your board layout.
11. High-Speed Differential Interfaces in Cyclone II Devices
11. High-Speed Differential Interfaces in Cyclone II Devices CII51011-2.2 Introduction From high-speed backplane applications to high-end switch boxes, low-voltage differential signaling (LVDS) is the
All Programmable Logic. Hans-Joachim Gelke Institute of Embedded Systems. Zürcher Fachhochschule
All Programmable Logic Hans-Joachim Gelke Institute of Embedded Systems Institute of Embedded Systems 31 Assistants 10 Professors 7 Technical Employees 2 Secretaries www.ines.zhaw.ch Research: Education:
High-Speed SERDES Interfaces In High Value FPGAs
High-Speed SERDES Interfaces In High Value FPGAs February 2009 Lattice Semiconductor 5555 Northeast Moore Ct. Hillsboro, Oregon 97124 USA Telephone: (503) 268-8000 www.latticesemi.com 1 High-Speed SERDES
Arquitectura Virtex. Delay-Locked Loop (DLL)
Arquitectura Virtex Compuesta de dos elementos principales configurables : CLBs y IOBs. Los CLBs se interconectan a través de una matriz general de routeado (GRM). Posse una intefaz VersaRing que proporciona
7a. System-on-chip design and prototyping platforms
7a. System-on-chip design and prototyping platforms Labros Bisdounis, Ph.D. Department of Computer and Communication Engineering 1 What is System-on-Chip (SoC)? System-on-chip is an integrated circuit
Architekturen und Einsatz von FPGAs mit integrierten Prozessor Kernen. Hans-Joachim Gelke Institute of Embedded Systems Professur für Mikroelektronik
Architekturen und Einsatz von FPGAs mit integrierten Prozessor Kernen Hans-Joachim Gelke Institute of Embedded Systems Professur für Mikroelektronik Contents Überblick: Aufbau moderner FPGA Einblick: Eigenschaften
Driving SERDES Devices with the ispclock5400d Differential Clock Buffer
October 2009 Introduction Application Note AN6081 In this application note we focus on how the ispclock 5406D and a low-cost CMOS oscillator can be utilized to drive the reference clock for SERDES-based
7 Series FPGA Overview
7 Series FPGA Overview 7 Series FPGA Families Maximum Capability Lowest Power and Cost Industry s Best Price/Performance Industry s Highest System Performance Logic Cells Block RAM DSP Slices Peak DSP
Nutaq. PicoDigitizer 125-Series 16 or 32 Channels, 125 MSPS, FPGA-Based DAQ Solution PRODUCT SHEET. nutaq.com MONTREAL QUEBEC
Nutaq PicoDigitizer 125-Series 16 or 32 Channels, 125 MSPS, FPGA-Based DAQ Solution PRODUCT SHEET QUEBEC I MONTREAL I N E W YO R K I nutaq.com Nutaq PicoDigitizer 125-Series The PicoDigitizer 125-Series
Simplifying Embedded Hardware and Software Development with Targeted Reference Designs
White Paper: Spartan-6 and Virtex-6 FPGAs WP358 (v1.0) December 8, 2009 Simplifying Embedded Hardware and Software Development with Targeted Reference Designs By: Navanee Sundaramoorthy FPGAs are becoming
FPGAs in Next Generation Wireless Networks
FPGAs in Next Generation Wireless Networks March 2010 Lattice Semiconductor 5555 Northeast Moore Ct. Hillsboro, Oregon 97124 USA Telephone: (503) 268-8000 www.latticesemi.com 1 FPGAs in Next Generation
Getting Started with Embedded System Development using MicroBlaze processor & Spartan-3A FPGAs. MicroBlaze
Getting Started with Embedded System Development using MicroBlaze processor & Spartan-3A FPGAs This tutorial is an introduction to Embedded System development with the MicroBlaze soft processor and low
SOLVING HIGH-SPEED MEMORY INTERFACE CHALLENGES WITH LOW-COST FPGAS
SOLVING HIGH-SPEED MEMORY INTERFACE CHALLENGES WITH LOW-COST FPGAS A Lattice Semiconductor White Paper May 2005 Lattice Semiconductor 5555 Northeast Moore Ct. Hillsboro, Oregon 97124 USA Telephone: (503)
Clocking Solutions. Wired Communications / Networking Wireless Communications Industrial Automotive Consumer Computing. ti.
ing Solutions Wired Communications / Networking Wireless Communications Industrial Automotive Consumer Computing ti.com/clocks 2014 Accelerate Time-to-Market with Easy-to-Use ing Solutions Texas Instruments
Reconfigurable System-on-Chip Design
Reconfigurable System-on-Chip Design MITCHELL MYJAK Senior Research Engineer Pacific Northwest National Laboratory PNNL-SA-93202 31 January 2013 1 About Me Biography BSEE, University of Portland, 2002
What is a System on a Chip?
What is a System on a Chip? Integration of a complete system, that until recently consisted of multiple ICs, onto a single IC. CPU PCI DSP SRAM ROM MPEG SoC DRAM System Chips Why? Characteristics: Complex
Digitale Signalverarbeitung mit FPGA (DSF) Soft Core Prozessor NIOS II Stand Mai 2007. Jens Onno Krah
(DSF) Soft Core Prozessor NIOS II Stand Mai 2007 Jens Onno Krah Cologne University of Applied Sciences www.fh-koeln.de [email protected] NIOS II 1 1 What is Nios II? Altera s Second Generation
Cloud-Based Apps Drive the Need for Frequency-Flexible Clock Generators in Converged Data Center Networks
Cloud-Based Apps Drive the Need for Frequency-Flexible Generators in Converged Data Center Networks Introduction By Phil Callahan, Senior Marketing Manager, Timing Products, Silicon Labs Skyrocketing network
White Paper Utilizing Leveling Techniques in DDR3 SDRAM Memory Interfaces
White Paper Introduction The DDR3 SDRAM memory architectures support higher bandwidths with bus rates of 600 Mbps to 1.6 Gbps (300 to 800 MHz), 1.5V operation for lower power, and higher densities of 2
Open Flow Controller and Switch Datasheet
Open Flow Controller and Switch Datasheet California State University Chico Alan Braithwaite Spring 2013 Block Diagram Figure 1. High Level Block Diagram The project will consist of a network development
High-Level Synthesis for FPGA Designs
High-Level Synthesis for FPGA Designs BRINGING BRINGING YOU YOU THE THE NEXT NEXT LEVEL LEVEL IN IN EMBEDDED EMBEDDED DEVELOPMENT DEVELOPMENT Frank de Bont Trainer consultant Cereslaan 10b 5384 VT Heesch
Using FPGAs to Design Gigabit Serial Backplanes. April 17, 2002
Using FPGAs to Design Gigabit Serial Backplanes April 17, 2002 Outline System Design Trends Serial Backplanes Architectures Building Serial Backplanes with FPGAs A1-2 Key System Design Trends Need for.
LatticeECP3 High-Speed I/O Interface
April 2013 Introduction Technical Note TN1180 LatticeECP3 devices support high-speed I/O interfaces, including Double Data Rate (DDR) and Single Data Rate (SDR) interfaces, using the logic built into the
Current and Future Trends in Medical Electronics
Current and Future Trends in Medical Electronics By Steven Dean, Medical Marketing Director, Texas Instruments www.arrownac.com 800.833.3557 Current and Future Trends in Medical Electronics By Steven Dean,
Qsys and IP Core Integration
Qsys and IP Core Integration Prof. David Lariviere Columbia University Spring 2014 Overview What are IP Cores? Altera Design Tools for using and integrating IP Cores Overview of various IP Core Interconnect
A New, High-Performance, Low-Power, Floating-Point Embedded Processor for Scientific Computing and DSP Applications
1 A New, High-Performance, Low-Power, Floating-Point Embedded Processor for Scientific Computing and DSP Applications Simon McIntosh-Smith Director of Architecture 2 Multi-Threaded Array Processing Architecture
From Bus and Crossbar to Network-On-Chip. Arteris S.A.
From Bus and Crossbar to Network-On-Chip Arteris S.A. Copyright 2009 Arteris S.A. All rights reserved. Contact information Corporate Headquarters Arteris, Inc. 1741 Technology Drive, Suite 250 San Jose,
ChipScope Pro Tutorial
ChipScope Pro Tutorial Using an IBERT Core with ChipScope Pro Analyzer Xilinx is disclosing this user guide, manual, release note, and/or specification (the Documentation ) to you solely for use in the
SmartDesign MSS. Clock Configuration
SmartDesign MSS Clock Configuration Table of Contents Configuration Options.............................................................. 3 CLK (x= A/B/C) Reference Clocks...........................................................
Networking Virtualization Using FPGAs
Networking Virtualization Using FPGAs Russell Tessier, Deepak Unnikrishnan, Dong Yin, and Lixin Gao Reconfigurable Computing Group Department of Electrical and Computer Engineering University of Massachusetts,
PCI Express* Ethernet Networking
White Paper Intel PRO Network Adapters Network Performance Network Connectivity Express* Ethernet Networking Express*, a new third-generation input/output (I/O) standard, allows enhanced Ethernet network
Figure 1 FPGA Growth and Usage Trends
White Paper Avoiding PCB Design Mistakes in FPGA-Based Systems System design using FPGAs is significantly different from the regular ASIC and processor based system design. In this white paper, we will
Architectures and Platforms
Hardware/Software Codesign Arch&Platf. - 1 Architectures and Platforms 1. Architecture Selection: The Basic Trade-Offs 2. General Purpose vs. Application-Specific Processors 3. Processor Specialisation
Lesson 7: SYSTEM-ON. SoC) AND USE OF VLSI CIRCUIT DESIGN TECHNOLOGY. Chapter-1L07: "Embedded Systems - ", Raj Kamal, Publs.: McGraw-Hill Education
Lesson 7: SYSTEM-ON ON-CHIP (SoC( SoC) AND USE OF VLSI CIRCUIT DESIGN TECHNOLOGY 1 VLSI chip Integration of high-level components Possess gate-level sophistication in circuits above that of the counter,
BROADCAST SMPTE ST 2059. Introduction
BROADCAST SMPTE ST 2059 Timing Synchronization through SMPTE ST 2059 Introduction SMPTE ST 2059 is a standard defining a mechanism for the deterministic generation of timing (signals) for video and audio
White Paper FPGA Performance Benchmarking Methodology
White Paper Introduction This paper presents a rigorous methodology for benchmarking the capabilities of an FPGA family. The goal of benchmarking is to compare the results for one FPGA family versus another
Network connectivity controllers
Network connectivity controllers High performance connectivity solutions Factory Automation The hostile environment of many factories can have a significant impact on the life expectancy of PCs, and industrially
FPGA Acceleration using OpenCL & PCIe Accelerators MEW 25
FPGA Acceleration using OpenCL & PCIe Accelerators MEW 25 December 2014 FPGAs in the news» Catapult» Accelerate BING» 2x search acceleration:» ½ the number of servers»
Von der Hardware zur Software in FPGAs mit Embedded Prozessoren. Alexander Hahn Senior Field Application Engineer Lattice Semiconductor
Von der Hardware zur Software in FPGAs mit Embedded Prozessoren Alexander Hahn Senior Field Application Engineer Lattice Semiconductor AGENDA Overview Mico32 Embedded Processor Development Tool Chain HW/SW
TIP-VBY1HS Data Sheet
Preliminary DATA SHEET Preliminary TIP-VBY1HS Data Sheet V-by-One HS Standard IP for Xilinx FPGA Rev.1.00 Tokyo Electron Device Ltd. Rev1.00 1 Revision History The following table shows the revision history
Model-based system-on-chip design on Altera and Xilinx platforms
CO-DEVELOPMENT MANUFACTURING INNOVATION & SUPPORT Model-based system-on-chip design on Altera and Xilinx platforms Ronald Grootelaar, System Architect [email protected] Agenda 3T Company profile Technology
Maximizing Server Storage Performance with PCI Express and Serial Attached SCSI. Article for InfoStor November 2003 Paul Griffith Adaptec, Inc.
Filename: SAS - PCI Express Bandwidth - Infostor v5.doc Maximizing Server Storage Performance with PCI Express and Serial Attached SCSI Article for InfoStor November 2003 Paul Griffith Adaptec, Inc. Server
Achieving High Performance DDR3 Data Rates
WP383 (v1.2) August 29, 2013 Achieving High Performance DDR3 Data Rates By: Adrian Cosoroaba Programmable devices frequently require an external memory interface to buffer data that exceeds the capacity
Figure 1. Example of a Security System
Security Systems: Migration to Cloud-Enabled IP-Based Solutions Introduction Security systems are used in a variety of locations, such as residential homes, office buildings, hospitals, industrial facilities,
Data Center and Cloud Computing Market Landscape and Challenges
Data Center and Cloud Computing Market Landscape and Challenges Manoj Roge, Director Wired & Data Center Solutions Xilinx Inc. #OpenPOWERSummit 1 Outline Data Center Trends Technology Challenges Solution
Xilinx Training Course Listing
Xilinx Training Course Listing Effective April 1, 2015 II TABLE OF CONTENTS Overview...1 Xilinx Training Course Listing...2 Core Design Skills......3 Product Training......4 Specialty Design Skills...6
9 REASONS WHY THE VIVADO DESIGN SUITE ACCELERATES DESIGN PRODUCTIVITY
9 REASONS WHY THE VIVADO DESIGN SUITE ACCELERATES DESIGN PRODUCTIVITY Does your development team need to create complex, competitive, next-generation systems in a hurry? Xilinx All Programmable devices
Pericom PCI Express 1.0 & PCI Express 2.0 Advanced Clock Solutions
Pericom PCI Express 1.0 & PCI Express 2.0 Advanced Clock Solutions PCI Express Bus In Today s Market PCI Express, or PCIe, is a relatively new serial pointto-point bus in PCs. It was introduced as an AGP
EDUCATION. PCI Express, InfiniBand and Storage Ron Emerick, Sun Microsystems Paul Millard, Xyratex Corporation
PCI Express, InfiniBand and Storage Ron Emerick, Sun Microsystems Paul Millard, Xyratex Corporation SNIA Legal Notice The material contained in this tutorial is copyrighted by the SNIA. Member companies
CAPTAN: A Hardware Architecture for Integrated Data Acquisition, Control, and Analysis for Detector Development
FERMILAB-PUB-08-527-CD CAPTAN: A Hardware Architecture for Integrated Data Acquisition, Control, and Analysis for Detector Development Marcos Turqueti, Ryan A. Rivera, Alan Prosser, Jeffry Andresen and
Intel Processors in Industrial Control and Automation Applications Top-to-bottom processing solutions from the enterprise to the factory floor
Intel Processors in Industrial Control and Automation Applications Top-to-bottom processing solutions from the enterprise to the factory floor Intel Processors in Industrial Control and Automation Applications
PCI Express and Storage. Ron Emerick, Sun Microsystems
Ron Emerick, Sun Microsystems SNIA Legal Notice The material contained in this tutorial is copyrighted by the SNIA. Member companies and individuals may use this material in presentations and literature
PCI Express Overview. And, by the way, they need to do it in less time.
PCI Express Overview Introduction This paper is intended to introduce design engineers, system architects and business managers to the PCI Express protocol and how this interconnect technology fits into
LLRF. Digital RF Stabilization System
LLRF Digital RF Stabilization System Many instruments. Many people. Working together. Stability means knowing your machine has innovative solutions. For users, stability means a machine achieving its full
How PCI Express Works (by Tracy V. Wilson)
1 How PCI Express Works (by Tracy V. Wilson) http://computer.howstuffworks.com/pci-express.htm Peripheral Component Interconnect (PCI) slots are such an integral part of a computer's architecture that
A New Chapter for System Designs Using NAND Flash Memory
A New Chapter for System Designs Using Memory Jim Cooke Senior Technical Marketing Manager Micron Technology, Inc December 27, 2010 Trends and Complexities trends have been on the rise since was first
Best Practises for LabVIEW FPGA Design Flow. uk.ni.com ireland.ni.com
Best Practises for LabVIEW FPGA Design Flow 1 Agenda Overall Application Design Flow Host, Real-Time and FPGA LabVIEW FPGA Architecture Development FPGA Design Flow Common FPGA Architectures Testing and
Managing High-Speed Clocks
Managing High-Speed s & Greg Steinke Director, Component Applications Managing High-Speed s Higher System Performance Requires Innovative ing Schemes What Are The Possibilities? High-Speed ing Schemes
DS1104 R&D Controller Board
DS1104 R&D Controller Board Cost-effective system for controller development Highlights Single-board system with real-time hardware and comprehensive I/O Cost-effective PCI hardware for use in PCs Application
White Paper Increase Flexibility in Layer 2 Switches by Integrating Ethernet ASSP Functions Into FPGAs
White Paper Increase Flexibility in Layer 2 es by Integrating Ethernet ASSP Functions Into FPGAs Introduction A Layer 2 Ethernet switch connects multiple Ethernet LAN segments. Because each port on the
Introduction to PCI Express Positioning Information
Introduction to PCI Express Positioning Information Main PCI Express is the latest development in PCI to support adapters and devices. The technology is aimed at multiple market segments, meaning that
Analog Devices RadioVerse technology: Simpler wireless system design
Analog Devices RadioVerse technology: Simpler wireless system design Steve Taranovich - May 23, 2016 If you are a design engineer interested in ways to accelerate your development cycle for Wireless Radio
White Paper Video Surveillance Implementation Using FPGAs
White Paper Surveillance Implementation Using s Introduction Currently, the video surveillance industry uses analog CCTV cameras and interfaces as the basis of surveillance systems. These system components
Achieving Real-Time Business Solutions Using Graph Database Technology and High Performance Networks
WHITE PAPER July 2014 Achieving Real-Time Business Solutions Using Graph Database Technology and High Performance Networks Contents Executive Summary...2 Background...3 InfiniteGraph...3 High Performance
DesignWare IP for IoT SoC Designs
DesignWare IP for IoT SoC Designs The Internet of Things (IoT) is connecting billions of intelligent things at our fingertips. The ability to sense countless amounts of information that communicates to
QLogic 16Gb Gen 5 Fibre Channel in IBM System x Deployments
QLogic 16Gb Gen 5 Fibre Channel in IBM System x Deployments Increase Virtualization Density and Eliminate I/O Bottlenecks with QLogic High-Speed Interconnects Key Findings Support for increased workloads,
ZigBee Technology Overview
ZigBee Technology Overview Presented by Silicon Laboratories Shaoxian Luo 1 EM351 & EM357 introduction EM358x Family introduction 2 EM351 & EM357 3 Ember ZigBee Platform Complete, ready for certification
Computer Systems Structure Input/Output
Computer Systems Structure Input/Output Peripherals Computer Central Processing Unit Main Memory Computer Systems Interconnection Communication lines Input Output Ward 1 Ward 2 Examples of I/O Devices
Source-Synchronous Serialization and Deserialization (up to 1050 Mb/s) Author: NIck Sawyer
Application Note: Spartan-6 FPGAs XAPP1064 (v1.2) November 19, 2013 Source-Synchronous Serialization and Deserialization (up to 1050 Mb/s) Author: NIck Sawyer Summary Spartan -6 devices contain input SerDes
Cisco for SAP HANA Scale-Out Solution on Cisco UCS with NetApp Storage
Cisco for SAP HANA Scale-Out Solution Solution Brief December 2014 With Intelligent Intel Xeon Processors Highlights Scale SAP HANA on Demand Scale-out capabilities, combined with high-performance NetApp
The Heartbeat behind Portable Medical Devices: Ultra-Low-Power Mixed-Signal Microcontrollers
The Heartbeat behind Portable Medical Devices: Ultra-Low-Power Mixed-Signal Microcontrollers The proliferation of sophisticated yet affordable personal medical devices is transforming the health care industry,
Signal Integrity: Tips and Tricks
White Paper: Virtex-II, Virtex-4, Virtex-5, and Spartan-3 FPGAs R WP323 (v1.0) March 28, 2008 Signal Integrity: Tips and Tricks By: Austin Lesea Signal integrity (SI) engineering has become a necessary
10 Gigabit Ethernet MAC Core for Altera CPLDs. 1 Introduction. Product Brief Version 1.4 - February 2002
1 Introduction Initially, network managers use 10 Gigabit Ethernet to provide high-speed, local backbone interconnection between large-capacity switches. 10 Gigabit Ethernet enables Internet Service Providers
STM32 F-2 series High-performance Cortex-M3 MCUs
STM32 F-2 series High-performance Cortex-M3 MCUs STMicroelectronics 32-bit microcontrollers, 120 MHz/150 DMIPS with ART Accelerator TM and advanced peripherals www.st.com/mcu STM32 F-2 series The STM32
Accelerate Cloud Computing with the Xilinx Zynq SoC
X C E L L E N C E I N N E W A P P L I C AT I O N S Accelerate Cloud Computing with the Xilinx Zynq SoC A novel reconfigurable hardware accelerator speeds the processing of applications based on the MapReduce
Which ARM Cortex Core Is Right for Your Application: A, R or M?
Which ARM Cortex Core Is Right for Your Application: A, R or M? Introduction The ARM Cortex series of cores encompasses a very wide range of scalable performance options offering designers a great deal
Transmission of High-Speed Serial Signals Over Common Cable Media
Transmission of High-Speed Serial February 0 Introduction Technical Note TN066 Designers are often faced with moving serial data from one location to another, over moderate distances, and in the most efficient
System Design Issues in Embedded Processing
System Design Issues in Embedded Processing 9/16/10 Jacob Borgeson 1 Agenda What does TI do? From MCU to MPU to DSP: What are some trends? Design Challenges Tools to Help 2 TI - the complete system The
SDR Architecture. Introduction. Figure 1.1 SDR Forum High Level Functional Model. Contributed by Lee Pucker, Spectrum Signal Processing
SDR Architecture Contributed by Lee Pucker, Spectrum Signal Processing Introduction Software defined radio (SDR) is an enabling technology, applicable across a wide range of areas within the wireless industry,
The new 32-bit MSP432 MCU platform from Texas
Technology Trend MSP432 TM microcontrollers: Bringing high performance to low-power applications The new 32-bit MSP432 MCU platform from Texas Instruments leverages its more than 20 years of lowpower leadership
BUILD VERSUS BUY. Understanding the Total Cost of Embedded Design. www.ni.com/buildvsbuy
BUILD VERSUS BUY Understanding the Total Cost of Embedded Design Table of Contents I. Introduction II. The Build Approach: Custom Design a. Hardware Design b. Software Design c. Manufacturing d. System
AN FPGA FRAMEWORK SUPPORTING SOFTWARE PROGRAMMABLE RECONFIGURATION AND RAPID DEVELOPMENT OF SDR APPLICATIONS
AN FPGA FRAMEWORK SUPPORTING SOFTWARE PROGRAMMABLE RECONFIGURATION AND RAPID DEVELOPMENT OF SDR APPLICATIONS David Rupe (BittWare, Concord, NH, USA; [email protected]) ABSTRACT The role of FPGAs in Software
AGIPD Interface Electronic Prototyping
AGIPD Interface Electronic Prototyping P.Goettlicher I. Sheviakov M. Zimmer - Hardware Setup, Measurements - ADC (AD9252 14bit x 8ch x 50msps ) readout - Custom 10G Ethernet performance - Conclusions Test
8 Gbps CMOS interface for parallel fiber-optic interconnects
8 Gbps CMOS interface for parallel fiberoptic interconnects Barton Sano, Bindu Madhavan and A. F. J. Levi Department of Electrical Engineering University of Southern California Los Angeles, California
1000-Channel IP System Architecture for DSS
Solution Blueprint Intel Core i5 Processor Intel Core i7 Processor Intel Xeon Processor Intel Digital Security Surveillance 1000-Channel IP System Architecture for DSS NUUO*, Qsan*, and Intel deliver a
The Bus (PCI and PCI-Express)
4 Jan, 2008 The Bus (PCI and PCI-Express) The CPU, memory, disks, and all the other devices in a computer have to be able to communicate and exchange data. The technology that connects them is called the
Networking Remote-Controlled Moving Image Monitoring System
Networking Remote-Controlled Moving Image Monitoring System First Prize Networking Remote-Controlled Moving Image Monitoring System Institution: Participants: Instructor: National Chung Hsing University
PowerPC Microprocessor Clock Modes
nc. Freescale Semiconductor AN1269 (Freescale Order Number) 1/96 Application Note PowerPC Microprocessor Clock Modes The PowerPC microprocessors offer customers numerous clocking options. An internal phase-lock
ni.com/sts NI Semiconductor Test Systems
ni.com/sts NI Semiconductor Test Systems Lower the Cost of Test With Semiconductor Test Systems The Semiconductor Test System (STS) series features fully production-ready test systems that use NI technology
enabling Ultra-High Bandwidth Scalable SSDs with HLnand
www.hlnand.com enabling Ultra-High Bandwidth Scalable SSDs with HLnand May 2013 2 Enabling Ultra-High Bandwidth Scalable SSDs with HLNAND INTRODUCTION Solid State Drives (SSDs) are available in a wide
Extending the Power of FPGAs. Salil Raje, Xilinx
Extending the Power of FPGAs Salil Raje, Xilinx Extending the Power of FPGAs The Journey has Begun Salil Raje Xilinx Corporate Vice President Software and IP Products Development Agenda The Evolution of
Selecting the Optimum PCI Express Clock Source
Selecting the Optimum PCI Express Clock Source PCI Express () is a serial point-to-point interconnect standard developed by the Component Interconnect Special Interest Group (PCI-SIG). lthough originally
VON BRAUN LABS. Issue #1 WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS VON BRAUN LABS. State Machine Technology
VON BRAUN LABS WE PROVIDE COMPLETE SOLUTIONS WWW.VONBRAUNLABS.COM Issue #1 VON BRAUN LABS WE PROVIDE COMPLETE SOLUTIONS ULTRA LOW POWER STATE MACHINE SOLUTIONS State Machine Technology IoT Solutions Learn
DDR subsystem: Enhancing System Reliability and Yield
DDR subsystem: Enhancing System Reliability and Yield Agenda Evolution of DDR SDRAM standards What is the variation problem? How DRAM standards tackle system variability What problems have been adequately
Rapid System Prototyping with FPGAs
Rapid System Prototyping with FPGAs By R.C. Coferand Benjamin F. Harding AMSTERDAM BOSTON HEIDELBERG LONDON NEW YORK OXFORD PARIS SAN DIEGO SAN FRANCISCO SINGAPORE SYDNEY TOKYO Newnes is an imprint of
Design of a High Speed Communications Link Using Field Programmable Gate Arrays
Customer-Authored Application Note AC103 Design of a High Speed Communications Link Using Field Programmable Gate Arrays Amy Lovelace, Technical Staff Engineer Alcatel Network Systems Introduction A communication
