F3 PWM controller ICE3BS03LJG. Off-Line SMPS Current Mode Controller with integrated 500V Startup Cell ( Latched and frequency jitter Mode )

Size: px
Start display at page:

Download "F3 PWM controller ICE3BS03LJG. Off-Line SMPS Current Mode Controller with integrated 500V Startup Cell ( Latched and frequency jitter Mode )"

Transcription

1 Version 2.0, 6 Dec 2007 F3 PWM conroller Off-Line SMPS Curren Conroller wih inegraed 500V Sarup Cell ( Lached and frequency jier ) Power Managemen Supply Never sop hinking.

2 F3 PWM conroller Revision Hisory: Daashee Previous Version: 1.0 Page Subjecs (major changes since las revision) For quesions on echnology, delivery and prices please conac he Infineon Technologies Offices in Germany or he Infineon Technologies Companies and Represenaives worldwide: see our webpage a hp:// Ediion Published by Infineon Technologies AG, Munich, Germany, 2007 Infineon Technologies AG. All Righs Reserved. Legal disclaimer The informaion given in his documen shall in no even be regarded as a guaranee of condiions or characerisics. Wih respec o any examples or hins given herein, any ypical values saed herein and/or any informaion regarding he applicaion of he device, Infineon Technologies hereby disclaims any and all warranies and liabiliies of any kind, including wihou limiaion, warranies of non-infringemen of inellecual propery righs of any hird pary. Informaion For furher informaion on echnology, delivery erms and condiions and prices, please conac your neares Infineon Technologies Office ( Warnings Due o echnical requiremens, componens may conain dangerous subsances. For informaion on he ypes in quesion, please conac your neares Infineon Technologies Office. Infineon Technologies Componens may be used in life-suppor devices or sysems only wih he express wrien approval of Infineon Technologies, if a failure of such componens can reasonably be expeced o cause he failure of ha life-suppor device or sysem or o affec he safey or effeciveness of ha device or sysem. Life suppor devices or sysems are inended o be implaned in he human body or o suppor and/or mainain and susain and/or proec human life. If hey fail, i is reasonable o assume ha he healh of he user or oher persons may be endangered.

3 F3 PWM conroller Off-Line SMPS Curren Conroller wih inegraed 500V Sarup Cell ( Lached and frequency jier ) Produc Highlighs Acive Burs o reach he lowes Sandby Power Requiremens < 100mW Buil-in lached Off proecion and exernal lach enable funcion o increase robusness of he sysem Buil-in and exendable blanking Window for high load jumps o increase sysem reliabiliy Frequency jier for low EMI Pb-free lead plaing; RoHS compilan PG-DSO-8 P-DSO-8-3, -6 Feaures 500V Sarup Cell swiched off afer Sar Up Acive Burs for lowes Sandby Power Fas load jump response in Acive Burs 65kHz inernally fixed swiching frequency Buil-in Lached Off Proecion for Overemperaure, Overvolage Shor Winding Auo Resar Proecion for Overload, Open Loop VCC Undervolage Buil-in Sof Sar Buil-in blanking window wih exendable blanking ime for shor duraion high curren Exernal lach off enable funcion Max Duy Cycle 75% Overall olerance of Curren Limiing < ±5% Inernal PWM Leading Edge BiCMOS echnology provide wide VCC range Frequency jier and sof gae driving for low EMI Descripion The is he laes version of he F3 conroller for lowes sandby power and low EMI feaures wih boh auo-resar and lach off proecion feaures o enhance he sysem robusness. I arges for off-line baery adapers, and low cos SMPS for low o medium power range such as applicaion for he DVD R/W, DVD Combi, Blue Ray DVD player and recorder, se op box, charger, noe book adaper, ec. The inheried ousanding feaures includes 500V sarup cell, acive burs mode (achieve he lowes sandby power; i.e. <100mV a no load wih Vin=270Vac) and propagaion delay compensaion (accurae oupu power limi for wide range inpu), modulaed gae drive (low EMI), ec. The newly added echnology and feaures can furher enhance he feaures. I includes BiCMOS echnology (furher lower power consumpion and exend Vcc operaing range o 26V), frequency jiering feaure (low EMI), buil-in sof sar, buil-in blanking window wih exendable blanking ime for high load jump, exernal lach off enable pin (feasible for exra proecion), ec. Therefore, is a versaile PWM conroller for low o medium power applicaion. Typical Applicaion VAC CBulk Snubber Converer DC Oupu - CVCC HV VCC Sarup Cell PWM Conroller Curren Precise Low Tolerance Peak Curren Limiaion Gae Power Managemen Conrol Uni Acive Burs Lach off CS FB RSense BL Auo Resar GND ICE3BS03LJ ( Lach Jier ) Type Marking Package F OSC 3BS3LJ PG-DSO-8 65kHz Version Dec 2007

4 F3 PWM conroller Table of Conens Page 1 Pin Configuraion and Funcionaliy Pin Configuraion wih PG-DSO Pin Funcionaliy Represenaive Blockdiagram Funcional Descripion Inroducion Power Managemen Improved Curren PWM-OP PWM-Comparaor Sarup Phase PWM Secion Oscillaor PWM-Lach FF Gae Driver Curren Limiing Leading Edge Propagaion Delay Compensaion Conrol Uni Basic and Exendable Acive Burs Enering Acive Burs Working in Acive Burs Leaving Acive Burs Proecion s Lached Off Auo Resar Elecrical Characerisics Absolue Maximum Raings Operaing Range Characerisics Supply Secion Inernal Volage Reference PWM Secion Sof Sar ime Conrol Uni Curren Limiing Driver Secion Ouline Dimension Marking Version Dec 2007

5 1 Pin Configuraion and Funcionaliy 1.1 Pin Configuraion wih PG-DSO-8 Pin Symbol Funcion 1 BL exended and Lach off enable 2 FB Feedback 3 CS Curren Sense 4 Gae Gae driver oupu 5 HV High Volage inpu 6 n.c. No Conneced 7 VCC Conroller Supply Volage 8 GND Conroller Ground F3 PWM conroller Pin Configuraion and Funcionaliy 1.2 Pin Funcionaliy BL (exended and Lach off enable) The BL pin combines he funcions of exendable blanking ime for enering he Auo Resar Proecion and he exernal lach off enable. The exendable blanking ime funcion is o exend he buil-in 20ms blanking ime by adding an exernal capacior a BL o ground. The exernal lach off enable funcion is an exernal access o lach off he IC. I is riggered by pulling down he BL pin o less han 0.25V. FB (Feedback) The informaion abou he regulaion is provided by he FB Pin o he inernal Proecion Uni and o he inernal PWM-Comparaor o conrol he duy cycle. The FB- Signal is he only conrol in case of ligh load a he Acive Burs. BL Package PG-DSO GND CS (Curren Sense) The Curren Sense pin senses he volage developed on he series resisor insered in he source of he Power MOSFET. If CS reaches he inernal hreshold of he Curren Limi Comparaor, he Driver oupu is immediaely swiched off. Furhermore, his curren informaion can be used o realize he Curren operaion hrough he PWM-Comparaor where i compares wih FB signal. FB 2 7 VCC Gae The Gae pin is he oupu of he inernal driver sage conneced o he Gae of an exernal power MOSFET. CS Gae N.C. HV HV (High Volage) The high volage Pin is conneced o he recified DC inpu volage. I is he inpu for he inegraed 500V Sarup cell. Figure 1 Pin Configuraion PG-DSO-8(op view) VCC (Power supply) The VCC pin is he posiive supply of he IC. The operaing range is beween 10.5V and 26V. GND (Ground) The GND pin is he ground of he conroller. Version Dec 2007

6 F3 PWM conroller Represenaive Blockdiagram VAC Lach off Enable Signal #1 BL CBK #2 TAE FB CBulk 3.25kΩ IBK T2 T1 5.0V T3 0.6V Power Managemen Inernal Bias Lached off Volage Reference 5.0V Rese VVCC < 6.23V Power-Down Undervolage Lockou Rese 18V 10.5V 0.9V S1 5.0V RFB 25kΩ 2pF Conrol Uni 0.25V VCC 25.5V 4.0V 4.0V 1.23V 3.5V 3.0V C9 C2 C3 C4 C5 C6a C6b 120us Time 1 G2 20ms Time Spike 30us G5 20ms Time Thermal Shudown Tj >130 C G3 Lach off Spike 30us Auo Resar Sof Sar ICE3XS03LJ-F3 PWM conroller ( Lach and Jier ) G6 Sof Sar Block Acive Burs 0.6V G11 C7 PWM OP Curren Sof-Sar Comparaor PWM Comparaor C8 x3.2 G7 # : opional exernal componens; #1 : CBK is used o exend he Time #2 : TAE is used o enable he exernal Lach off feaure Sarup Cell Oscillaor 0.72 Duy Cycle max Clock Freq. jier 1 G8 Spike 190ns C11 Propagaion-Delay Compensaion C10 Vcsh G10 C V CVCC VCC PWM Secion FF1 S R Q Gae Driver G9 1.66V Leading Edge 220ns 1pF 10kΩ D1 Curren Limiing Snubber GND CS RSense + Converer DC Oupu VOUT - 2 Represenaive Blockdiagram HV 1 ms couner 1 Gae Figure 2 Represenaive Blockdiagram Version Dec 2007

7 F3 PWM conroller Funcional Descripion 3 Funcional Descripion All values which are used in he funcional descripion are ypical values. For calculaing he wors cases he min/max values which can be found in secion 4 Elecrical Characerisics have o be considered. 3.1 Inroducion is an enhanced version of he F3 PWM conroller (ICE3xS02) for he low o medium power applicaion. The paricular enhanced feaures are he buil-in feaures for sof sar, blanking window and frequency jier. I also provides he flexibiliy o increase he blanking window by simply adding capacior in BL pin. To increase he robusness and flexibiliy of he proecion feaure, an exernal lach-off enable feaure is added. Moreover, he proven ousanding feaures in F3 PWM conroller are sill remained such as he acive burs mode, propagaion delay compensaion, modulaed gae drive, proecion for Vcc overvolage, over emperaure, over load, open loop, ec. The inelligen Acive Burs a Sandby can effecive obain he lowes Sandby Power a minimum load and no load condiions. Afer enering his burs mode, here is sill a full conrol of he power conversion by he secondary side via he same opocoupler ha is used for he normal PWM conrol. The response on load jumps is opimized. The volage ripple on V ou is minimized. V ou is on well conrolled in his mode. The usual exernally conneced RC-filer in he feedback line afer he opocoupler is inegraed in he IC o reduce he exernal par coun. Furhermore, a high volage Sarup Cell is inegraed ino he IC which is swiched off once he Undervolage Lockou on-hreshold of 18V is exceeded. The exernal sarup resisor is no longer necessary as his Sarup Cell can direcly conneced o he inpu bulk capacior. Power losses are herefore reduced. This increases he efficiency under ligh load condiions drasically. Adoping he BiCMOS echnology, i can furher decrease he power consumpion and provide a even beer sandby inpu power. Besides, i also increases he design flexibiliy as he Vcc volage range is exended o 26V. The buil-in sof sar ime a 20ms can provide sufficien iming o reduce he over-sress a power MOSFET and he oupu recifier during sarup. There are 2 modes of blanking ime for high load jumps; he basic mode and he exendable mode. The blanking ime for he basic mode is se a 20ms while he exendable mode will increase he blanking ime a basic mode by adding exernal capacior a he BL pin. During his ime window he overload deecion is disabled. Wih his concep no furher exernal componens are necessary o adjus he blanking window. In order o increase he robusness and safey of he sysem, he IC provides 2 levels of proecion modes: Lached Off and Auo Resar. The Lached Off is only enered under dangerous condiions which can damage he SMPS if no swiched off immediaely. A resar of he sysem can only be done by recycling he AC line. In addiion, for his enhanced version, here is an exernal Lach Enable funcion provided o increase he flexibiliy in proecion. When he BL pin is pulled down o less han 0.25V, he Lach Off is riggered. The Auo Resar reduces he average power conversion o a minimum under unsafe operaing condiions. This is necessary for a prolonged faul condiion which could oherwise lead o a desrucion of he SMPS over ime. Once he malfuncion is removed, normal operaion is auomaically reained afer he nex Sar Up Phase. The inernal precise peak curren conrol reduces he coss for he ransformer and he secondary diode. The influence of he change in he inpu volage on he maximum power limiaion can be avoided ogeher wih he inegraed Propagaion Delay Compensaion. Therefore he maximum power is nearly independen on he inpu volage, which is required for wide range SMPS. Thus here is no need for he over-sizing of he SMPS, e.g. he ransformer and he oupu diode. Furhermore, his enhanced version implemens he frequency jier mode o he swiching clock and modulaed gae drive signal a he Gae pin such ha he EMI noise will be effecively reduced. 3.2 Power Managemen The Undervolage Lockou moniors he exernal supply volage V VCC. When he SMPS is plugged o he main line, he inernal Sarup Cell is biased and sars o charge he exernal capacior C VCC which is conneced o he VCC pin. This VCC charge curren is conrolled o 0.9mA by he Sarup Cell. When he V VCC exceeds he on-hreshold V CCon =18V, he bias circui are swiched on. Then he Sarup Cell is swiched off by he Undervolage Lockou and herefore no power losses presen due o he connecion of he Sarup Cell o he Drain volage. To avoid unconrolled ringing a swich-on a hyseresis sar up volage is implemened. The swich-off of he conroller can only ake place afer Acive was enered and V VCC falls below 10.5V. The maximum curren consumpion before he conroller is acivaed is abou 250µA. When V VCC falls below he off-hreshold V CCoff =10.5V, he bias circui swiched off and he sof sar couner is Version Dec 2007

8 F3 PWM conroller Funcional Descripion rese. Thus i is ensured ha a every sarup cycle he sof sar sars a zero. HV VCC 3.3 Improved Curren Sof-Sar Comparaor Sarup Cell FB C8 PWM-Lach R Q Driver Power Managemen S Q Inernal Bias Undervolage Lockou 18V 0.6V Lached Off Rese V VCC < 6.23V 10.5V PWM OP Power-Down Rese Volage Reference Auo Resar 5.0V x3.2 Improved Curren CS Sof Sar block Acive Burs Lached Off Figure 4 Curren Curren means he duy cycle is conrolled by he slope of he primary curren. This is done by comparing he FB signal wih he amplified curren sense signal. Figure 3 Power Managemen The inernal bias circui is swiched off if Lached Off or Auo Resar is enered. The curren consumpion is hen reduced o 250µA. Once he malfuncion condiion is removed, his block will hen urn back on. The recovery from Auo Resar does no require re-cycling he AC line. In case Lached Off is enered, VCC needs o be dropped below 6.23V o rese he Lached Off. This is done usually by re-cycling he AC line. When Acive Burs is enered, he inernal Bias is swiched off mos of he ime bu he Volage Reference is kep alive in order o reduce he curren consumpion below 450µA. Amplified Curren Signal FB 0.6V Driver T on Figure 5 Pulse Widh Modulaion In case he amplified curren sense signal exceeds he FB signal, he on-ime T on of he driver is finished by reseing he PWM-Lach (see Figure 5). The primary curren is sensed by he exernal series resisor R Sense insered in he source of he exernal power MOSFET. By means of Curren regulaion, he secondary oupu volage is insensiive Version Dec 2007

9 F3 PWM conroller Funcional Descripion o he line variaions. The curren waveform slope will change wih he line variaion, which conrols he duy cycle. The exernal R Sense allows an individual adjusmen of he maximum source curren of he exernal power MOSFET. To improve he Curren during ligh load condiions he amplified curren ramp of he PWM-OP is superimposed on a volage ramp, which is buil by he swich T2, he volage source V1 and a resisor R1 (see Figure 6). Every ime he oscillaor shus down for maximum duy cycle limiaion he swich T2 is closed by V OSC. When he oscillaor riggers he Gae Driver, T2 is opened so ha he volage ramp can sar. In case of ligh load he amplified curren ramp is oo small o ensure a sable regulaion. In ha case he Volage Ramp is a well defined signal for he comparison wih he FB-signal. The duy cycle is hen conrolled by he slope of he Volage Ramp. By means of he ime delay circui which is riggered by he invered V OSC signal, he Gae Driver is swiched-off unil i reaches approximaely 156ns delay ime (see Figure 7). I allows he duy cycle o be reduced coninuously ill 0% by decreasing V FB below ha hreshold. FB Figure 6 Sof-Sar Comparaor Oscillaor V OSC 10kΩ T 2 R 1 C 1 Volage Ramp PWM Comparaor C8 ime delay circui (156ns) 0.6V V 1 Improved Curren PWM-Lach Gae Driver X3.2 PWM OP Figure 7 V OSC Volage Ramp 0.6V FB Gae Driver PWM-OP max. Duy Cycle 156ns ime delay Ligh Load Condiions The inpu of he PWM-OP is applied over he inernal leading edge blanking o he exernal sense resisor R Sense conneced o pin CS. R Sense convers he source curren ino a sense volage. The sense volage is amplified wih a gain of 3.2 by PWM OP. The oupu of he PWM-OP is conneced o he volage source V 1. The volage ramp wih he superimposed amplified curren signal is fed ino he posiive inpus of he PWM- Comparaor C8 and he Sof-Sar-Comparaor (see Figure 6) PWM-Comparaor The PWM-Comparaor compares he sensed curren signal of he exernal power MOSFET wih he feedback signal V FB (see Figure 8). V FB is creaed by an exernal opocoupler or exernal ransisor in combinaion wih he inernal pull-up resisor R FB and provides he load informaion of he feedback circuiry. When he amplified curren signal of he exernal power MOSFET exceeds he signal V FB he PWM- Comparaor swiches off he Gae Driver. Version Dec 2007

10 F3 PWM conroller Funcional Descripion R FB 5V Sof-Sar Comparaor is a buil-in funcion and i is conrolled by an inernal couner. FB C8 PWM-Lach PWM Comparaor Opocoupler 0.6V PWM OP X3.2 CS V SofS V SofS2 V SofS1 Improved Curren Figure 8 PWM Conrolling 3.4 Sarup Phase Sof Sar couner Figure 10 Sof Sar Phase When he V VCC exceeds he on-hreshold volage, he IC sars he Sof Sar mode (see Figure 10). The funcion is realized by an inernal Sof Sar resisor, an curren sink and a couner. And he ampliude of he curren sink is conrolled by he couner (see Figure 11). 5V Sof Sar finish SofS C7 Sof Sar Sof Sar Sof-Sar Comparaor Gae Driver SofS R SofS G7 Sof Sar Couner 32I 8I 4I 2I I 0.6V PWM OP x3.2 Figure 9 Sof Sar In he Sarup Phase, he IC provides a Sof Sar period o conrol he maximum primary curren by means of a duy cycle limiaion. The Sof Sar funcion CS Figure 11 Sof Sar Circui Afer he IC is swiched on, he V SFOFTS volage is conrolled such ha he volage is increased sepwisely (32 seps) wih he increase of he couns. The Sof Sar couner would send a signal o he curren sink conrol in every 600us such ha he curren sink Version Dec 2007

11 F3 PWM conroller Funcional Descripion decrease gradually and he duy raio of he gae drive increases gradually. The Sof Sar will be finished in 20ms (T Sof-Sar ) afer he IC is swiched on. A he end of he Sof Sar period, he curren sink is swiched off. V SOFTS32 V SofS T Sof-Sar In addiion o Sar-Up, Sof-Sar is also acivaed a each resar aemp during Auo Resar. The Sar-Up ime T Sar-Up before he converer oupu volage V OUT is seled, mus be shorer han he Sof- Sar Phase T Sof-Sar (see Figure 13). By means of Sof-Sar here is an effecive minimizaion of curren and volage sresses on he exernal power MOSFET, he clamp circui and he oupu overshoo and i helps o preven sauraion of he ransformer during Sar-Up. 3.5 PWM Secion Gae Driver Oscillaor Duy Cycle max 0.75 PWM Secion Clock Frequency Jier Figure 12 Gae drive signal under Sof-Sar Phase Wihin he sof sar period, he duy cycle is increasing from zero o maximum gradually (see Figure 12). V SOFTS32 V SofS T Sof-Sar Sof Sar Block Sof Sar Comparaor PWM Comparaor Curren Limiing 1 G8 FF1 S R Q Gae Driver G9 4.0V V FB V OUT V OUT T Sar-Up Figure 13 Sar Up Phase Figure 14 PWM Secion Block Gae Oscillaor The oscillaor generaes a fixed frequency of 65KHz wih frequency jiering of ±4% (which is ±2.6KHz) a a jiering period of 4ms. A capacior, a curren source and a curren sink which deermine he frequency are inegraed. The charging and discharging curren of he implemened oscillaor capacior are inernally rimmed, in order o achieve a very accurae swiching frequency. The raio of conrolled charge o discharge curren is adjused o reach a maximum duy cycle limiaion of D max =0.75. Once he Sof Sar period is over and when he IC goes ino normal operaing mode, he swiching frequency of he clock is varied by he conrol signal from he Sof Version Dec 2007

12 F3 PWM conroller Funcional Descripion Sar block. Then he swiching frequency is varied in range of 65KHz ± 2.6KHz a period of 4ms PWM-Lach FF The oupu of he oscillaor block provides coninuous pulse o he PWM-Lach which urns on/off he exernal power MOSFET. Afer he PWM-Lach is se, i is rese by he PWM comparaor, he Sof Sar comparaor or he Curren -Limi comparaor. When i is in rese mode, he oupu of he gae driver is shu down immediaely Gae Driver VCC Thus he leading swich on spike is minimized. Furhermore he driver circui is designed o eliminae cross conducion of he oupu sage. During power up, when VCC is below he undervolage lockou hreshold V VCCoff, he oupu of he Gae Driver is se o low in order o disable power ransfer o he secondary side. 3.6 Curren Limiing PWM Lach FF1 Lached Off Spike 190ns Curren Limiing C V PWM-Lach 1 Over Power Proecion OPP Gae Driver Gae PWM-OP G10 C10 C12 V csh 0.25V Leading Edge 220ns Figure 15 Gae Driver The driver-sage is opimized o minimize EMI and o provide high circui efficiency. This is done by reducing he swich on slope when exceeding he exernal power MOSFET hreshold. This is achieved by a slope conrol of he rising edge a he gae driver s oupu (see Figure 16). 5V Figure 16 Gae Rising Slope ca. = 130ns Acive Burs CS 10k D1 1pF Figure 17 Curren Limiing Block There is a cycle by cycle peak curren limiing operaion realized by he Curren-Limi comparaor C10. The source curren of he exernal power MOSFET is sensed via an exernal sense resisor R Sense. By means of R Sense he source curren is ransformed o a sense volage V Sense which is fed ino he pin CS. If he volage V Sense exceeds he inernal hreshold volage V csh, he comparaor C10 immediaely urns off he gae drive by reseing he PWM Lach FF1. A Propagaion Delay Compensaion is added o suppor he immediae shu down of he exernal power MOSFET wih very shor propagaion delay. Thus he influence of he AC inpu volage on he maximum oupu power can be reduced o minimal. In order o preven he curren limi from disorions caused by leading edge spikes, a Leading Edge Version Dec 2007

13 F3 PWM conroller Funcional Descripion is inegraed in he curren sense pah for he comparaors C10, C12 and he PWM-OP. The oupu of comparaor C12 is acivaed by he AND Gae G10 if Acive Burs is enered. When i is acivaed, he curren limiing is reduced o 0.25V. This volage level deermines he maximum power level in Acive Burs. Furhermore, he comparaor C11 is implemened o deec dangerous curren levels which could occur if here is a shor winding in he ransformer or he secondary diode is shoren. To ensure ha here is no accidenally enering of he Lached by he comparaor C11, a 190ns spike blanking ime is inegraed in he oupu pah of comparaor C Leading Edge V csh V Sense LEB = 220ns induced o he delay, which depends on he raio of di/ d of he peak curren (see Figure 19). The overshoo of Signal2 is larger han of Signal1 due o he seeper rising waveform. This change in he slope is depending on he AC inpu volage. Propagaion Delay Compensaion is inegraed o reduce he overshoo due o di/d of he rising primary curren. Thus he propagaion delay ime beween exceeding he curren sense hreshold V csh and he swiching off of he exernal power MOSFET is compensaed over emperaure wihin a wide range. Curren Limiing is hen very accurae. For example, I peak = 0.5A wih R Sense = 2. The curren sense hreshold is se o a saic volage level V csh =1V wihou Propagaion Delay Compensaion. A curren ramp of di/d = 0.4A/µs, or dv Sense /d = 0.8V/µs, and a propagaion delay ime of Propagaion Delay =180ns leads o an I peak overshoo of 14.4%. Wih he propagaion delay compensaion, he overshoo is only around 2% (see Figure 20). Figure 18 Leading Edge Whenever he power MOSFET is swiched on, a leading edge spike is generaed due o he primaryside capaciances and reverse recovery ime of he secondary-side recifier. This spike can cause he gae drive o swich off uninenionally. In order o avoid a premaure erminaion of he swiching pulse, his spike is blanked ou wih a ime consan of LEB = 220ns Propagaion Delay Compensaion V Sense V 1,3 1,25 1,2 1,15 1,1 1,05 1 0,95 Figure 20 wih compensaion 0,9 0 0,2 0,4 0,6 0,8 1 1,2 1,4 1,6 1,8 2 dv Sense d Overcurren Shudown wihou compensaion V µ s Signal2 Signal1 V OSC max. Duy Cycle I Sense Propagaion Delay I peak2 I peak1 I Overshoo2 off ime I Limi V Sense Propagaion Delay I Overshoo1 V csh Figure 19 Curren Limiing In case of overcurren deecion, here is always propagaion delay o swich off he exernal power MOSFET. An overshoo of he peak curren I peak is Figure 21 Signal1 Signal2 Dynamic Volage Threshold V csh Version Dec 2007

14 F3 PWM conroller Funcional Descripion The Propagaion Delay Compensaion is realized by means of a dynamic hreshold volage V csh (see Figure 21). In case of a seeper slope he swich off of he driver is earlier o compensae he delay. 3.7 Conrol Uni The Conrol Uni conains he funcions for Acive Burs, Auo Resar and Lached Off. The Acive Burs and he Auo Resar boh have 20ms inernal Time. For he Auo Resar, a furher exendable Time is achieved by adding exernal capacior a BL pin. By means of his Time, he IC avoids enering ino hese wo modes accidenally. Furhermore hose buffer ime for he overload deecion is very useful for he applicaion ha works in low curren bu requires a shor duraion of high curren occasionally Basic and Exendable BL # C BK I BK S1 0.9V 1 G2 5.0V Sof Sar block blanking ime is passed, he swich S1 is opened by G2. Then he 0.9V clamped volage a BL pin is charged o 4.0V hrough he inernal I BK consan curren. Then G5 is enabled by comparaor C3. Afer he 30us spike blanking ime, he Auo Resar is acivaed. For example, if C BK = 0.22uF, I BK = 13uA ime = 20ms + C BK x ( ) / I BK = 72ms The 20ms blanking ime circui afer C4 is disabled by he sof sa block such ha he conroller can sar up properly. The Acive Burs has basic blanking mode only while he Auo Resar has boh he basic and he exendable blanking mode Acive Burs The IC eners Acive Burs under low load condiions. Wih he Acive Burs, he efficiency increases significanly a ligh load condiions while sill mainaining a low ripple on V OUT and a fas response on load jumps. During Acive Burs, he IC is conrolled by he FB signal. Since he IC is always acive, i can be a very fas response o he quick change a he FB signal. The Sar up Cell is kep OFF in order o minimize he power loss. Inernal Bias 4.0V C3 Spike 30us 20 ms Time Curren Limiing G10 FB 4.0V 1.23V C4 C5 20ms Time 20ms Time Figure 22 Basic and Exendable There are 2 kinds of mode; basic mode and he exendable mode. The basic mode has an inernal pre-se 20ms blanking ime while he exendable mode has exended blanking ime o basic mode by connecing an exernal capacior o he BL pin. For he exendable mode, he gae G5 is blocked even hough he 20ms blanking ime is reached if an exernal capacior C BK is added o BL pin. While he 20ms G5 G6 Auo Resar Acive Burs Conrol Uni FB Figure V 1.23V 3.5V 3.0V C4 C5 C6a C6b Acive Burs G6 Conrol Uni G11 Acive Burs The Acive Burs is locaed in he Conrol Uni. Figure 23 shows he relaed componens. Version Dec 2007

15 F3 PWM conroller Funcional Descripion Enering Acive Burs The FB signal is kep monioring by he comparaor C4. During normal operaion, he inernal blanking ime couner is rese o 0. When FB signal falls below 1.23V, i sars o coun. When he couner reach 20ms and FB signal is sill below 1.23V, he sysem eners he Acive Burs. This ime window prevens a sudden enering ino he Acive Burs due o large load jumps. Afer enering Acive Burs, a burs flag is se and he inernal bias is swiched off in order o reduce he curren consumpion of he IC o approx. 450uA. I needs he applicaion o enforce he VCC volage above he Undervolage Lockou level of 10.5V such ha he Sarup Cell will no be swiched on accidenally. Or oherwise he power loss will increase drasically. The minimum VCC level during Acive Burs depends on he load condiion and he applicaion. The lowes VCC level is reached a no load condiion. V FB 4.0V 3.5V 3.0V 1.23V Timer V CS Enering Acive Burs 20ms Time Leaving Acive Burs Working in Acive Burs Afer enering he Acive Burs, he FB volage rises as V OUT sars o decrease, which is due o he inacive PWM secion. The comparaor C6a moniors he FB signal. If he volage level is larger han 3.5V, he inernal circui will be acivaed; he Inernal Bias circui resumes and sars o provide swiching pulse. In Acive Burs he gae G10 is released and he curren limi is reduced o 0.25V. In one hand, i can reduce he conducion loss and he oher hand, i can reduce he audible noise. If he load a V OUT is sill kep unchanged, he FB signal will drop o 3.0V. A his level he C6b deacivaes he inernal circui again by swiching off he inernal Bias. The gae G11 is acive again as he burs flag is se afer enering Acive Burs. In Acive Burs, he FB volage is changing like a saw ooh beween 3.0V and 3.5V (see Figure 24) Leaving Acive Burs The FB volage will increase immediaely if here is a high load jump. This is observed by he comparaor C4. As he curren limi is app. 25% during Acive Burs, a cerain load jump is needed so ha he FB signal can exceed 4.0V. A ha ime he comparaor C4 reses he Acive Burs conrol which in urn blocks he comparaor C12 by he gae G10. The maximum curren can hen be resumed o sabilize V OUT. 1.06V 0.25V V VCC 10.5V I VCC 2.5mA 450uA V OUT Curren limi level during Acive Burs Figure 24 Signals in Acive Burs Version Dec 2007

16 F3 PWM conroller Funcional Descripion Proecion s The IC provides several proecion feaures which are separaed ino wo caegories. Some ener Lached Off and he ohers ener Auo Resar. Besides he pre-defined proecion feaure for he Lach off mode, here is also an exernal Lach off Enable pin for cusomer defined Lach off proecion feaures. The Lached Off can only be rese if VCC falls below 6.23V. Boh modes preven he SMPS from desrucive saes.the following able shows he relaionship beween possible sysem failures and he chosen proecion modes. VCC Overvolage Overemperaure Shor Winding/Shor Diode BL pin < 0.25V Overload Open Loop VCC Undervolage Shor Opocoupler Lached Off Lached Off Lached Off Lached Off Lached Off Auo Resar Auo Resar Auo Resar Auo Resar The VCC volage is observed by comparaor C1. If he VCC volage is > 25.5V, he overvolage deecion is acivaed. I eners he lach off mode. The inernal Volage Reference is swiched off mos of he ime once Lached Off is enered in order o minimize he curren consumpion of he IC. This Lached Off can only be rese if he V VCC < 6.23V. In his mode, only he UVLO is working which conrols he Sarup Cell by swiching on/off a V VCCon /V VCCoff. During his phase, he average curren consumpion is only 250µA. As here is no longer a self-supply by he auxiliary winding, he VCC drops. The Undervolage Lockou swiches on he inegraed Sarup Cell when VCC falls below 10.5V. The Sarup Cell is swiched off again when VCC has exceeded 18V. Once he Lached Off was enered, here is no Sar Up Phase whenever he VCC exceeds he swich-on level of he Undervolage Lockou. Therefore he VCC volage changes beween he swich-on and swich-off levels of he Undervolage Lockou wih a saw ooh shape (see Figure 26). V VCC 18V CS 1.66V C11 Spike 190ns Lached Off Rese V VCC < 6.23V 10.5V I VCCSar T LE BL # Lach Enable signal Figure V VCC 25.5V UVLO 1ms couner C2 C1 30us Time Lached Off G1 1 G3 Thermal Shudown T j >130 C Spike 30us Conrol Uni Lached Off Volage Reference 0.9mA V OUT Figure 26 Signals in Lached Off The Thermal Shudown block moniors he juncion emperaure of he IC. Afer deecing a juncion emperaure higher han lached hermal shudown emperaure; T jsd, he Lached Off is enered. The signals coming from he emperaure deecion and VCC overvolage deecion are fed ino a spike blanking wih a ime consan of 30µs in order o ensure he sysem reliabiliy. Furhermore, a shor winding or shor diode on he secondary side can be deeced by he comparaor C11 which is in parallel o he propagaion delay compensaed curren limi comparaor C10. In normal operaing mode, comparaor C10 conrols he maximum level of he CS signal a 1.06V. If here is a Version Dec 2007

17 F3 PWM conroller Funcional Descripion failure such as shor winding or shor diode, C10 is no longer able o limi he CS signal a 1.06V. Insead he comparaor C11 deecs he peak curren volage > 1.66V and eners he Lached Off immediaely in order o keep he SMPS in a safe sage. In case he pre-defined Lach Off feaures are no sufficien, here is a cusomer defined exernal Lach Enable feaure. The Lach Off can be riggered by pulling down he BL pin o < 0.25V. I can simply add a rigger signal o he base of he exernally added ransisor, T LE a he BL pin. To ensure his lach funcion will no be mis-riggered during sar up, a 1ms delay ime is implemened o blank he unsable signal Auo Resar generaed which prevens he sysem o ener Auo Resar due o large load jumps. In case of VCC undervolage, he IC eners ino he Auo Resar and sars a new sarup cycle. Shor Opocoupler also leads o VCC undervolage as here is no self supply afer acivaing he inernal reference and bias. In conras o he Lached Off, here is always a Sarup Phase wih swiching cycles in Auo Resar. Afer his Sar Up Phase, he condiions are again checked wheher he failure mode is sill presen. Normal operaion is resumed once he failure mode is removed ha had caused he Auo Resar. BL 5.0V # C BK I BK S1 0.9V 1 G2 4.0V C3 Spike 30us 4.0V FB C4 20ms Time G5 Auo Resar Conrol Uni Figure 27 Auo Resar In case of Overload or Open Loop, he FB exceeds 4.0V which will be observed by comparaor C4. Then he inernal blanking couner sars o coun. When i reaches 20ms, he swich S1 is released. Then he clamped volage 0.9V a V BL can increase. When here is no exernal capacior C BK conneced, he V BL will reach 4.0V immediaely. When boh he inpu signals a AND gae G5 is posiive, he Auo-Resar will be acivaed afer he exra spike blanking ime of 30us is elapsed. However, when an exra blanking ime is needed, i can be achieved by adding an exernal capacior, C BK. A consan curren source of I BK will sar o charge he capacior C BK from 0.9V o 4.0V afer he swich S1 is released. The charging ime from 0.9V o 4.0V are he exendable blanking ime. If C BK is 0.22uF and I BK is 13uA, he exendable blanking ime is around 52ms and he oal blanking ime is 72ms. In combining he FB and blanking ime, here is a blanking window Version Dec 2007

18 F3 PWM conroller Elecrical Characerisics 4 Elecrical Characerisics Noe: All volages are measured wih respec o ground (Pin 8). The volage levels are valid if oher raings are no violaed. 4.1 Absolue Maximum Raings Noe: Absolue maximum raings are defined as raings, which when being exceeded may lead o desrucion of he inegraed circui. For he same reason make sure, ha any capacior ha will be conneced o pin 7 (VCC) is discharged before assembling he applicaion circui. Parameer Symbol Limi Values Uni Remarks min. max. HV Volage V HV V VCC Supply Volage V VCC V FB Volage V FB V CS Volage V CS V Juncion Temperaure T j C Sorage Temperaure T S C Thermal Resisance R hja K/W Juncion -Ambien ESD Capabiliy (incl. Drain Pin) V ESD - 2 kv Human body model 1) 1) According o EIA/JESD22-A114-B (discharging a 100pF capacior hrough a 1.5kΩ series resisor) 4.2 Operaing Range Noe: Wihin he operaing range he IC operaes as described in he funcional descripion. Parameer Symbol Limi Values Uni Remarks min. max. VCC Supply Volage V VCC V VCCoff 26 V Juncion Temperaure of Conroller T jcon C Max value limied due o hermal shu down of conroller Version Dec 2007

19 F3 PWM conroller Elecrical Characerisics 4.3 Characerisics Supply Secion Noe: The elecrical characerisics involve he spread of values wihin he specified supply volage and juncion emperaure range T J from 25 C o 125 C. Typical values represen he median values, which are relaed o 25 C. If no oherwise saed, a supply volage of V CC = 18 V is assumed. Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Sar Up Curren I VCCsar µa V VCC =16.5V VCC Charge Curren I VCCcharge ma V VCC = 0V I VCCcharge ma V VCC = 1V I VCCcharge ma V VCC =16.5V Leakage Curren of Sar Up Cell Supply Curren wih Inacive Gae I SarLeak µa V HV = 450V, V VCC =18V I VCCsup ma Supply Curren wih Acive Gae I VCCsup ma I FB = 0A, C Load =1nF Supply Curren in Lached Off Supply Curren in Auo Resar wih Inacive Gae Supply Curren in Acive Burs wih Inacive Gae I VCClach µa I FB = 0A I VCCresar µa I FB = 0A I VCCburs µa V FB = 2.5V I VCCburs µa V VCC = 11.5V,V FB = 2.5V VCC Turn-On Threshold VCC Turn-Off Threshold VCC Turn-On/Off Hyseresis V VCCon V VCCoff V VCChys V V V Inernal Volage Reference Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Trimmed Reference Volage V REF V measured a pin FB I FB = 0 Version Dec 2007

20 F3 PWM conroller Elecrical Characerisics PWM Secion Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Fixed Oscillaor Frequency f OSC khz f OSC khz T j = 25 C Frequency Jiering Range f jier - ±2.6 - khz T j = 25 C Max. Duy Cycle D max Min. Duy Cycle D min V FB < 0.3V PWM-OP Gain A V Volage Ramp Offse V Offse-Ramp V V FB Operaing Range Min Level V FBmin V V FB Operaing Range Max level V FBmax V CS=1V, limied by Comparaor C4 1) FB Pull-Up Resisor R FB kω 1) The parameer is no subjeced o producion es - verified by design/characerizaion Sof Sar ime Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Sof Sar ime SS ms Version Dec 2007

21 F3 PWM conroller Elecrical Characerisics Conrol Uni Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Clamped V BL volage during V BLclmp V V FB = 4V Normal Operaing ime volage limi for V BKC V Comparaor C3 Over Load Open Loop Deecion V FBC V Limi for Comparaor C4 Acive Burs Level for Comparaor C5 V FBC V Acive Burs Level for Comparaor C6a Acive Burs Level for Comparaor C6b V FBC6a V Afer Acive Burs is enered V FBC6b V Afer Acive Burs is enered Overvolage Deecion Limi V VCCOVP V Lach Enable level a BL pin V LE V > 30µs Charging curren a BL pin I BK µa Charge sars afer he buil-in 20ms blanking ime elapsed Lached Thermal Shudown 1) T jsd C Buil-in Time for Overload Proecion or ener Acive Burs Inhibi Time for Lach Enable funcion during Sar up Spike Time before Lach off or Auo Resar Proecion Power Down Rese for Lached BK ms wihou exernal capacior a BL pin IHLE ms Afer IC urns on Spike µs V VCCPD V Afer Lached Off is enered 1) The parameer is no subjeced o producion es - verified by design/characerizaion. The hermal shu down emperaure refers o he juncion emperaure of he conroller. Noe: The rend of all he volage levels in he Conrol Uni is he same regarding he deviaion excep V VCCOVP and V VCCPD Version Dec 2007

22 F3 PWM conroller Elecrical Characerisics Curren Limiing Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. Peak Curren Limiaion (incl. Propagaion Delay) Peak Curren Limiaion during Acive Burs V csh V dv sense / d = 0.6V/µs (see Figure 20) V CS V Leading Edge LEB ns CS Inpu Bias Curren I CSbias µa V CS =0V Over Curren Deecion for V CS V Lached Off CS Spike for Comparaor C11 CSspike ns Driver Secion Parameer Symbol Limi Values Uni Tes Condiion min. yp. max. GATE Low Volage V GATElow V V VCC = 5 V I Gae = 1 ma V V VCC = 5 V I Gae = 5 ma V I Gae = 0 A V I Gae = 20 ma V I Gae = -20 ma GATE High Volage V GATEhigh V V VCC = 26V C L = 680pF V V VCC = 15V C L = 680pF V V VCC = V VCCoff + 0.2V C L = 680pF GATE Rise Time rise ns (incl. Gae Rising Slope) V Gae = 2V...9V 1) C L = 680pF GATE Fall Time fall ns V Gae = 9V...2V 1) GATE Curren, Peak, Rising Edge GATE Curren, Peak, Falling Edge 1) Transien reference value C L = 680pF I GATE A C L = 680pF 2) I GATE A C L = 680pF 2) 2) The parameer is no subjeced o producion es - verified by design/characerizaion Version Dec 2007

23 F3 PWM conroller Ouline Dimension 5 Ouline Dimension PG-DSO-8 (Plasic Dual Small Ouline) Figure 28 PG-DSO-8 (PB-free Plaing Plasic Dual Small Ouline) Dimensions in mm Version Dec 2007

24 F3 PWM conroller Marking 6 Marking Marking Figure 29 Marking for Version Dec 2007

25 Toal Qualiy Managemen Qualiä ha für uns eine umfassende Bedeuung. Wir wollen allen Ihren Ansprüchen in der besmöglichen Weise gerech werden. Es geh uns also nich nur um die Produkqualiä unsere Ansrengungen gelen gleichermaßen der Lieferqualiä und Logisik, dem Service und Suppor sowie allen sonsigen Beraungs- und Bereuungsleisungen. Dazu gehör eine besimme Geiseshalung unserer Miarbeier. Toal Qualiy im Denken und Handeln gegenüber Kollegen, Lieferanen und Ihnen, unserem Kunden. Unsere Leilinie is jede Aufgabe mi Null Fehlern zu lösen in offener Sichweise auch über den eigenen Arbeisplaz hinaus und uns sändig zu verbessern. Unernehmenswei orienieren wir uns dabei auch an op (Time Opimized Processes), um Ihnen durch größere Schnelligkei den enscheidenden Webewerbsvorsprung zu verschaffen. Geben Sie uns die Chance, hohe Leisung durch umfassende Qualiä zu beweisen. Wir werden Sie überzeugen. Qualiy akes on an allencompassing significance a Semiconducor Group. For us i means living up o each and every one of your demands in he bes possible way. So we are no only concerned wih produc qualiy. We direc our effors equally a qualiy of supply and logisics, service and suppor, as well as all he oher ways in which we advise and aend o you. Par of his is he very special aiude of our saff. Toal Qualiy in hough and deed, owards co-workers, suppliers and you, our cusomer. Our guideline is do everyhing wih zero defecs, in an open manner ha is demonsraed beyond your immediae workplace, and o consanly improve. Throughou he corporaion we also hink in erms of Time Opimized Processes (op), greaer speed on our par o give you ha decisive compeiive edge. Give us he chance o prove he bes of performance hrough he bes of qualiy you will be convinced. hp:// Published by Infineon Technologies AG

Version 2.1, 6 May 2011

Version 2.1, 6 May 2011 Version 2.1, 6 May 2011 Off-Line SMPS Curren Mode Conroller wih inegraed 650V CoolMOS and Sarup cell (frequency jier Mode) in FullPak Power Managemen & Supply N e v e r s o p h i n k i n g. Revision Hisory:

More information

CoolSET -F3R ICE3BR0665J. Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS and Startup cell (frequency jitter Mode) in DIP-8

CoolSET -F3R ICE3BR0665J. Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS and Startup cell (frequency jitter Mode) in DIP-8 Version 2.3, 19 Nov 2012 CoolSET -F3R Off-Line SMPS Curren Mode Conroller wih inegraed 650V CoolMOS and Sarup cell (frequency jier Mode) in DIP-8 Power Managemen Supply Never sop hinking. Revision Hisory:

More information

Gate protection. Current limit. Overvoltage protection. Limit for unclamped ind. loads. Charge pump Level shifter. Rectifier. Open load detection

Gate protection. Current limit. Overvoltage protection. Limit for unclamped ind. loads. Charge pump Level shifter. Rectifier. Open load detection Smar ighside Power Swich for ndusrial Applicaions Feaures Overload proecion Curren limiaion Shor circui proecion Thermal shudown Overvolage proecion (including load dump) Fas demagneizaion of inducive

More information

Smart Highside Power Switch

Smart Highside Power Switch Smar ighside Power Swich Feaures Overload proecion Curren limiaion Shor circui proecion Thermal shudown Overvolage proecion (including load dump) Reverse baery proecion ) Undervolage and overvolage shudown

More information

Smart Highside Power Switch

Smart Highside Power Switch Smar ighside Power Swich Feaures oad dump and reverse baery proecion 1) Clamp of negaive volage a oupu Shor-circui proecion Curren limiaion Thermal shudown Diagnosic feedback Open load deecion in ON-sae

More information

Smart Highside Power Switch

Smart Highside Power Switch Smar ighside Power Swich Feaures oad dump and reverse baery proecion 1) Clamp of negaive volage a oupu Shor-circui proecion Curren limiaion Thermal shudown Diagnosic feedback Open load deecion in ON-sae

More information

PI4ULS5V202 2-Bit Bi-directional Level Shifter with Automatic Sensing & Ultra Tiny Package

PI4ULS5V202 2-Bit Bi-directional Level Shifter with Automatic Sensing & Ultra Tiny Package Feaures can be Less han, Greaer han or Equal o V CCB 1.2V o 5.5V on A Por and 1.2V o 5.5V on B Por High Speed wih 20 Mb/s Daa Rae for push-pull applicaion High Speed wih 2 Mb/s Daa Rae for open-drain applicaion

More information

Datasheet PROFET BTS 723 GW. Smart High-Side Power Switch Two Channels: 2 x 100mΩ Status Feedback Suitable for 42V

Datasheet PROFET BTS 723 GW. Smart High-Side Power Switch Two Channels: 2 x 100mΩ Status Feedback Suitable for 42V Daashee PROFET BTS 723 GW Smar igh-side Power Swich Two Channels: 2 x 100mΩ Saus Feedback Suiable for 42 Produc Summary Operaing olage bb(on) 7.0... 58 Acive channels One wo parallel On-sae Resisance R

More information

Package SJP. Parameter Symbol Conditions Rating Unit Remarks Transient Peak Reverse Voltage V RSM 30 V Repetitive Peak Reverse Voltage, V RM 30 V

Package SJP. Parameter Symbol Conditions Rating Unit Remarks Transient Peak Reverse Voltage V RSM 30 V Repetitive Peak Reverse Voltage, V RM 30 V V RM = 30 V, I F(AV) = A Schoky Diode Daa Shee Descripion is a Schoky diode ha is low forward volage drop, and achieves high efficiency recificaion circui. Package SJP (2) Feaures Low Sauraion Volage High

More information

VIPer12ADIP VIPer12AS

VIPer12ADIP VIPer12AS VIPer12ADIP VIPer12AS LOW POWER OFF LINE SMPS PRIMARY SWITCHER TYPICAL POWER CAPABILITY Mains ype SO-8 DIP8 European (195-265 Vac) 8 W 13 W US / Wide range (85-265 Vac) 5 W 8 W n FIXED 60 KHZ SWITCHING

More information

Astable multivibrator using the 555 IC.(10)

Astable multivibrator using the 555 IC.(10) Visi hp://elecronicsclub.cjb.ne for more resources THE 555 IC TIMER The 555 IC TIMER.(2) Monosable mulivibraor using he 555 IC imer...() Design Example 1 wih Mulisim 2001 ools and graphs..(8) Lile descripion

More information

IR Receiver Module for Light Barrier Systems

IR Receiver Module for Light Barrier Systems IR Receiver Module for Ligh Barrier Sysems MECHANICAL DATA Pinning: 1 = OUT, 2 = GND, 3 = V S 19026 APPLICATIONS Reflecive sensors for hand dryers, owel or soap dispensers, waer fauces, oile flush Vending

More information

Switching Regulator IC series Capacitor Calculation for Buck converter IC

Switching Regulator IC series Capacitor Calculation for Buck converter IC Swiching Regulaor IC series Capacior Calculaion for Buck converer IC No.14027ECY02 This applicaion noe explains he calculaion of exernal capacior value for buck converer IC circui. Buck converer IIN IDD

More information

Pulse-Width Modulation Inverters

Pulse-Width Modulation Inverters SECTION 3.6 INVERTERS 189 Pulse-Widh Modulaion Inverers Pulse-widh modulaion is he process of modifying he widh of he pulses in a pulse rain in direc proporion o a small conrol signal; he greaer he conrol

More information

Data Sheet, Rev. 3.1, Aug. 2007 TLE6251DS. High Speed CAN-Transceiver with Bus wake-up. Automotive Power

Data Sheet, Rev. 3.1, Aug. 2007 TLE6251DS. High Speed CAN-Transceiver with Bus wake-up. Automotive Power Daa Shee, Rev. 3.1, Aug. 2007 TLE6251DS High Speed CAN-Transceiver wih Bus wake-up Auomoive Power Ediion 2007-08-20 Published by Infineon Technologies AG 81726 Munich, Germany 2005 Infineon Technologies

More information

Photo Modules for PCM Remote Control Systems

Photo Modules for PCM Remote Control Systems Phoo Modules for PCM Remoe Conrol Sysems Available ypes for differen carrier frequencies Type fo Type fo TSOP173 3 khz TSOP1733 33 khz TSOP1736 36 khz TSOP1737 36.7 khz TSOP1738 38 khz TSOP174 4 khz TSOP1756

More information

Product Operation and Setup Instructions

Product Operation and Setup Instructions A9 Please read and save hese insrucions. Read carefully before aemping o assemble, insall, operae, or mainain he produc described. Proec yourself and ohers by observing all safey informaion. Failure o

More information

IR Receiver Modules for Remote Control Systems

IR Receiver Modules for Remote Control Systems TSOP382.., TSOP384.. IR Receiver Modules for MECHANICAL DATA Pinning: = OUT, 2 =, 3 = V S 926 FEATURES Very low supply curren Phoo deecor and preamplifier in one package Inernal filer for PCM frequency

More information

Silicon Diffused Power Transistor

Silicon Diffused Power Transistor GENERAL DESCRIPTION High volage, high-speed swiching npn ransisors in a fully isolaed SOT99 envelope, primarily for use in horizonal deflecion circuis of colour elevision receivers. QUICK REFERENCE DATA

More information

Photo Modules for PCM Remote Control Systems

Photo Modules for PCM Remote Control Systems Phoo Modules for PCM Remoe Conrol Sysems Available ypes for differen carrier frequencies Type fo Type fo TSOP173 3 khz TSOP1733 33 khz TSOP1736 36 khz TSOP1737 36.7 khz TSOP1738 38 khz TSOP174 4 khz TSOP1756

More information

TSOP7000. IR Receiver for High Data Rate PCM at 455 khz. Vishay Semiconductors

TSOP7000. IR Receiver for High Data Rate PCM at 455 khz. Vishay Semiconductors TSOP7000 IR Receiver for High Daa Rae PCM a 455 khz Descripion The TSOP7000 is a miniaurized receiver for infrared remoe conrol and IR daa ransmission. PIN diode and preamplifier are assembled on lead

More information

TDA7377H. 2x30W DUAL/QUAD POWER AMPLIFIER FOR CAR RADIO. HIGH OUTPUT POWER CAPABILITY: 2x35W max./4ω. 4 x 10W/2Ω @14.4V, 1KHz, 10%

TDA7377H. 2x30W DUAL/QUAD POWER AMPLIFIER FOR CAR RADIO. HIGH OUTPUT POWER CAPABILITY: 2x35W max./4ω. 4 x 10W/2Ω @14.4V, 1KHz, 10% TDA7377 2x30W DUAL/QUAD POWER AMPLIFIER FOR CAR RADIO HIGH OUTPUT POWER CAPABILITY: 2x35W max./4ω 2x30W/4Ω EIAJ 2x30W/4Ω EIAJ 2 x 20W/4Ω @14.4V, 1KHz, 10% 4 x 6W/4Ω @14.4V,1KHz, 10% 4 x 10W/2Ω @14.4V,

More information

IR Receiver Modules for Remote Control Systems

IR Receiver Modules for Remote Control Systems IR Receiver Modules for Remoe Conrol Sysems 1926 FEATURES Very low supply curren Phoo deecor and preamplifier in one package Inernal filer for PCM frequency Supply volage: 2.5 V o 5.5 V Improved immuniy

More information

SINAMICS S120 drive system

SINAMICS S120 drive system SINAMICS S120 drive sysem Design PM340, frame sizes FSA o FSF The PM340 feaure he following connecions as sandard: DCP/R1 and DCN DC link Terminals DCP/R1 and R2 for connecion of an exernal braking PM-IF

More information

TLE7250GVIO. Data Sheet. Automotive Power. High Speed CAN Transceiver. Rev. 1.1, 2014-05-07

TLE7250GVIO. Data Sheet. Automotive Power. High Speed CAN Transceiver. Rev. 1.1, 2014-05-07 High Speed CAN Transceiver Daa Shee Rev. 1.1, 2014-05-07 Auomoive Power Table of Conens 1 Overview....................................................................... 3 2 Block Diagram...................................................................

More information

TSOP48.. IR Receiver Modules for Remote Control Systems VISHAY. Vishay Semiconductors

TSOP48.. IR Receiver Modules for Remote Control Systems VISHAY. Vishay Semiconductors IR Receiver Modules for Remoe Conrol Sysems Descripion The - series are miniaurized receivers for infrared remoe conrol sysems. PIN diode and preamplifier are assembled on lead frame, he epoxy package

More information

IR Receiver Modules for Remote Control Systems

IR Receiver Modules for Remote Control Systems MECHANICAL DATA Pinning for TSOP382.., TSOP384..: 1 = OUT, 2 = GND, 3 = V S Pinning for TSOP392.., TSOP394..: 1 = OUT, 2 = V S, 3 = GND 1926 FEATURES Very low supply curren Phoo deecor and preamplifier

More information

COMP VFF 9 LOW CLAMP &DISABLE TIME OUT OFF2 LINE VOLTAGE FEEDFORWARD. Reference voltages Internal supply UVLO. Vth UVLO_SHF + 400 ua 5.

COMP VFF 9 LOW CLAMP &DISABLE TIME OUT OFF2 LINE VOLTAGE FEEDFORWARD. Reference voltages Internal supply UVLO. Vth UVLO_SHF + 400 ua 5. Muli-mode conroller for SMPS Feaures Selecable muli-mode operaion: fixed frequency or quasi-resonan On-board 700 V high-volage sar-up Advanced ligh load managemen Low quiescen curren (< 3 ma) Adapive UVLO

More information

DATA SHEET. 1N4148; 1N4446; 1N4448 High-speed diodes DISCRETE SEMICONDUCTORS. 1996 Sep 03

DATA SHEET. 1N4148; 1N4446; 1N4448 High-speed diodes DISCRETE SEMICONDUCTORS. 1996 Sep 03 DISCETE SEMICONDUCTOS DATA SHEET M3D176 Supersedes daa of April 1996 File under Discree Semiconducors, SC01 1996 Sep 03 specificaion Diodes rapides Caracerisiques Encapsulees hermeiquemen dans un boiier

More information

IR Receiver Modules for Remote Control Systems Description

IR Receiver Modules for Remote Control Systems Description TSOP1.. IR Receiver Modules for Remoe Conrol Sysems Descripion The TSOP1.. - series are miniaurized receivers for infrared remoe conrol sysems. PIN diode and preamplifier are assembled on lead frame, he

More information

TLE7251V. Data Sheet. Automotive Power. High Speed CAN-Transceiver with Bus Wake-up TLE7251VLE TLE7251VSJ. Rev. 1.0, 2015-09-10

TLE7251V. Data Sheet. Automotive Power. High Speed CAN-Transceiver with Bus Wake-up TLE7251VLE TLE7251VSJ. Rev. 1.0, 2015-09-10 TLE7251V High Speed CAN-Transceiver wih Bus Wake-up TLE7251VLE Daa Shee Rev. 1.0, 2015-09-10 Auomoive Power Table of Conens Table of Conens................................................................

More information

Chapter 7. Response of First-Order RL and RC Circuits

Chapter 7. Response of First-Order RL and RC Circuits Chaper 7. esponse of Firs-Order L and C Circuis 7.1. The Naural esponse of an L Circui 7.2. The Naural esponse of an C Circui 7.3. The ep esponse of L and C Circuis 7.4. A General oluion for ep and Naural

More information

< IGBT MODULES > CM400DY-34A HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

< IGBT MODULES > CM400DY-34A HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION Dual (Half-Bridge) Collecor curren I C...... 4A Collecor-emier volage CES... 7 Maximum juncion emperaure T jmax... 5 C Fla base Type Copper base plae (non-plaing) RoHS Direcive complian UL Recognized under

More information

TLE7250V. Data Sheet. Automotive Power. High Speed CAN-Transceiver TLE7250VLE TLE7250VSJ. Rev. 1.0, 2015-08-12

TLE7250V. Data Sheet. Automotive Power. High Speed CAN-Transceiver TLE7250VLE TLE7250VSJ. Rev. 1.0, 2015-08-12 TLE7250V High Speed CAN-Transceiver TLE7250VLE Daa Shee Rev. 1.0, 2015-08-12 Auomoive Power Table of Conens Table of Conens................................................................ 2 1 Overview.......................................................................

More information

ALSO IN THIS ISSUE: For more information contact: Graham Robertson Media Relations, 310-726-8512 FOR DESIGNERS AND SYSTEMS ENGINEERS

ALSO IN THIS ISSUE: For more information contact: Graham Robertson Media Relations, 310-726-8512 FOR DESIGNERS AND SYSTEMS ENGINEERS www.powerelecronics.com JUNE 2009 Vol. 35, No. 6 FOR DESIGNERS AND SYSTEMS ENGINEERS ALSO IN THIS ISSUE: For more informaion conac: Graham Roberson Media Relaions, 310-726-8512 New PWM Slope Compensaion

More information

OM02 Optical Mouse Sensor Data Sheet

OM02 Optical Mouse Sensor Data Sheet OM0 Opical Mouse Sensor Daa Shee Index. General descripion Page. Feaures Page. Pin configuraions (package) and descripions Page. Absolue maximum raing Page. Elecrical characerisics Page. Applicaion circui

More information

Capacitors and inductors

Capacitors and inductors Capaciors and inducors We coninue wih our analysis of linear circuis by inroducing wo new passive and linear elemens: he capacior and he inducor. All he mehods developed so far for he analysis of linear

More information

µ r of the ferrite amounts to 1000...4000. It should be noted that the magnetic length of the + δ

µ r of the ferrite amounts to 1000...4000. It should be noted that the magnetic length of the + δ Page 9 Design of Inducors and High Frequency Transformers Inducors sore energy, ransformers ransfer energy. This is he prime difference. The magneic cores are significanly differen for inducors and high

More information

9. Capacitor and Resistor Circuits

9. Capacitor and Resistor Circuits ElecronicsLab9.nb 1 9. Capacior and Resisor Circuis Inroducion hus far we have consider resisors in various combinaions wih a power supply or baery which provide a consan volage source or direc curren

More information

RC (Resistor-Capacitor) Circuits. AP Physics C

RC (Resistor-Capacitor) Circuits. AP Physics C (Resisor-Capacior Circuis AP Physics C Circui Iniial Condiions An circui is one where you have a capacior and resisor in he same circui. Suppose we have he following circui: Iniially, he capacior is UNCHARGED

More information

TLE6251-2G. Data Sheet. Automotive Power. High Speed CAN-Transceiver with Wake and Failure Detection. Rev. 1.1, 2011-06-06

TLE6251-2G. Data Sheet. Automotive Power. High Speed CAN-Transceiver with Wake and Failure Detection. Rev. 1.1, 2011-06-06 High Speed CAN-Transceiver wih Wake and Failure Deecion Daa Shee Rev. 1.1, 2011-06-06 Auomoive Power Table of Conens 1 Overview....................................................................... 3

More information

Module 4. Single-phase AC circuits. Version 2 EE IIT, Kharagpur

Module 4. Single-phase AC circuits. Version 2 EE IIT, Kharagpur Module 4 Single-phase A circuis ersion EE T, Kharagpur esson 5 Soluion of urren in A Series and Parallel ircuis ersion EE T, Kharagpur n he las lesson, wo poins were described:. How o solve for he impedance,

More information

TLE7250X. Data Sheet. Automotive Power. High Speed CAN-Transceiver TLE7250XLE TLE7250XSJ. Rev. 1.0, 2015-08-12

TLE7250X. Data Sheet. Automotive Power. High Speed CAN-Transceiver TLE7250XLE TLE7250XSJ. Rev. 1.0, 2015-08-12 TLE7250X High Speed CAN-Transceiver TLE7250XLE Daa Shee Rev. 1.0, 2015-08-12 Auomoive Power Table of Conens Table of Conens................................................................ 2 1 Overview.......................................................................

More information

Full-wave rectification, bulk capacitor calculations Chris Basso January 2009

Full-wave rectification, bulk capacitor calculations Chris Basso January 2009 ull-wave recificaion, bulk capacior calculaions Chris Basso January 9 This shor paper shows how o calculae he bulk capacior value based on ripple specificaions and evaluae he rms curren ha crosses i. oal

More information

DC-DC Boost Converter with Constant Output Voltage for Grid Connected Photovoltaic Application System

DC-DC Boost Converter with Constant Output Voltage for Grid Connected Photovoltaic Application System DC-DC Boos Converer wih Consan Oupu Volage for Grid Conneced Phoovolaic Applicaion Sysem Pui-Weng Chan, Syafrudin Masri Universii Sains Malaysia E-mail: edmond_chan85@homail.com, syaf@eng.usm.my Absrac

More information

PSI 9000 2U Series. Programmable DC Power Supplies. 1000 W to 3000 W THE POWER TEST EXPERTS. www.inteproate.com

PSI 9000 2U Series. Programmable DC Power Supplies. 1000 W to 3000 W THE POWER TEST EXPERTS. www.inteproate.com PSI 9000 2U Series 1000 W o 3000 W Programmable DC Power Supplies THE POWER TEST EXPERTS PSI 9000 2U Series 1000 W o 3000 W Produc Overview PSI 9000 2U The PSI 9000 Series of high performance programmable

More information

Inductance and Transient Circuits

Inductance and Transient Circuits Chaper H Inducance and Transien Circuis Blinn College - Physics 2426 - Terry Honan As a consequence of Faraday's law a changing curren hrough one coil induces an EMF in anoher coil; his is known as muual

More information

Application of Fast Response Dual-Colour Pyroelectric Detectors with Integrated Op Amp in a Low Power NDIR Gas Monitor

Application of Fast Response Dual-Colour Pyroelectric Detectors with Integrated Op Amp in a Low Power NDIR Gas Monitor Applicaion of Fas Response DualColour Pyroelecric Deecors wih Inegraed Op Amp in a Low Power NDIR Gas Monior Infraec GmbH, Gosrizer Sr. 663, 027 Dresden. Inroducion Monioring he concenraion of carbon dioxide

More information

Monotonic, Inrush Current Limited Start-Up for Linear Regulators

Monotonic, Inrush Current Limited Start-Up for Linear Regulators Applicaion epor SLA156 March 2004 Monoonic, Inrush urren Limied Sar-Up for Linear egulaors Jeff Falin PMP Porable Producs ABSA he oupu volage of a linear regulaor ends o rise quickly afer i is enabled.

More information

I C... 1000 A V CES... 1700 V Flat base Type Copper (non-plating) base plate RoHS Directive compliant. UL Recognized under UL1557, File E323585

I C... 1000 A V CES... 1700 V Flat base Type Copper (non-plating) base plate RoHS Directive compliant. UL Recognized under UL1557, File E323585 CMDUC-34NF CMDUC-34NF - MPD series using 5 h Generaion IGBT and FWDi - I C.... A CES....... 17 Fla base Type Copper (non-plaing) base plae RoHS Direcive complian Dual swich (Half-Bridge) UL Recognized

More information

OPERATION MANUAL. Indoor unit for air to water heat pump system and options EKHBRD011ABV1 EKHBRD014ABV1 EKHBRD016ABV1

OPERATION MANUAL. Indoor unit for air to water heat pump system and options EKHBRD011ABV1 EKHBRD014ABV1 EKHBRD016ABV1 OPERAION MANUAL Indoor uni for air o waer hea pump sysem and opions EKHBRD011ABV1 EKHBRD014ABV1 EKHBRD016ABV1 EKHBRD011ABY1 EKHBRD014ABY1 EKHBRD016ABY1 EKHBRD011ACV1 EKHBRD014ACV1 EKHBRD016ACV1 EKHBRD011ACY1

More information

Baumer FWL120 NeuroCheck Edition Art. No: OD106434

Baumer FWL120 NeuroCheck Edition Art. No: OD106434 High Sensiive Digial Monochrome (b/w) Line Scan Camera Sysem: IEEE1394a Baumer FWL120 NeuroCheck Ediion Ar. No: OD106434 IEEE1394a (FireWire TM ) Progressive Scan CCD Camera 2048 Pixels Ousanding Image

More information

11/6/2013. Chapter 14: Dynamic AD-AS. Introduction. Introduction. Keeping track of time. The model s elements

11/6/2013. Chapter 14: Dynamic AD-AS. Introduction. Introduction. Keeping track of time. The model s elements Inroducion Chaper 14: Dynamic D-S dynamic model of aggregae and aggregae supply gives us more insigh ino how he economy works in he shor run. I is a simplified version of a DSGE model, used in cuing-edge

More information

LLC Resonant Converter Reference Design using the dspic DSC

LLC Resonant Converter Reference Design using the dspic DSC LLC Resonan Converer Reference Design using he dspic DSC 2010 Microchip Technology Incorporaed. All Righs Reserved. LLC Resonan Converer Webinar Slide 1 Hello, and welcome o his web seminar on Microchip

More information

TSG-RAN Working Group 1 (Radio Layer 1) meeting #3 Nynashamn, Sweden 22 nd 26 th March 1999

TSG-RAN Working Group 1 (Radio Layer 1) meeting #3 Nynashamn, Sweden 22 nd 26 th March 1999 TSG-RAN Working Group 1 (Radio Layer 1) meeing #3 Nynashamn, Sweden 22 nd 26 h March 1999 RAN TSGW1#3(99)196 Agenda Iem: 9.1 Source: Tile: Documen for: Moorola Macro-diversiy for he PRACH Discussion/Decision

More information

ECEN4618: Experiment #1 Timing circuits with the 555 timer

ECEN4618: Experiment #1 Timing circuits with the 555 timer ECEN4618: Experimen #1 Timing circuis wih he 555 imer cæ 1998 Dragan Maksimović Deparmen of Elecrical and Compuer Engineering Universiy of Colorado, Boulder The purpose of his lab assignmen is o examine

More information

Voltage level shifting

Voltage level shifting rek Applicaion Noe Number 1 r. Maciej A. Noras Absrac A brief descripion of volage shifing circuis. 1 Inroducion In applicaions requiring a unipolar A volage signal, he signal may be delivered from a bi-polar

More information

Intended audience The application note addresses experienced hardware engineers who have already basic knowledge of the 6EDL family 2 nd generation.

Intended audience The application note addresses experienced hardware engineers who have already basic knowledge of the 6EDL family 2 nd generation. EiceDRIVER Tips & Tricks for RCIN and ITRIP 6EDL family - 2nd generaion Applicaion Noe AN2015-09 Abou his documen Scope and purpose The RCIN and ITRIP funcions srongly help o reduce he sysem cos. However,

More information

P r e lim ina r y - S u b j e c t to C h a n g e. Industrial High Speed CAN-FD Transceiver. Preliminary Data Sheet. Standard Power

P r e lim ina r y - S u b j e c t to C h a n g e. Industrial High Speed CAN-FD Transceiver. Preliminary Data Sheet. Standard Power Indusrial High Speed CAN-FD Transceiver CAN wih Flexible Daa-Rae IFX1051LE P r e lim ina r y - S u b j e c o C h a n g e Preliminary Daa Shee Rev. 0.92, 2015-07-28 Sandard Power Table of Conens Table of

More information

TN/TS-1500 Inverter Instruction Manual

TN/TS-1500 Inverter Instruction Manual TN/TS-15 Inverer Insrucion Manual TN/TS-15 Inverer Insrucion Manual Index 1. Safey Guidelines... 1 2. Inroducion... 1 2.1 Feaures... 2 2.2 Main Specificaion... 2 2.3 Sysem Block Diagram... 3 3. User Inerface...

More information

SEMICONDUCTOR APPLICATION NOTE

SEMICONDUCTOR APPLICATION NOTE SEMICONDUCTOR APPLICATION NOTE Order his documen by AN1542/D Prepared by: C. S. Mier Moorola Inc. Inpu filer design has been an inegral par of power supply designs. Wih he adven of inpu filers, he designer

More information

CHARGE AND DISCHARGE OF A CAPACITOR

CHARGE AND DISCHARGE OF A CAPACITOR REFERENCES RC Circuis: Elecrical Insrumens: Mos Inroducory Physics exs (e.g. A. Halliday and Resnick, Physics ; M. Sernheim and J. Kane, General Physics.) This Laboraory Manual: Commonly Used Insrumens:

More information

Fusible, Non-Flammable Resistors

Fusible, Non-Flammable Resistors NFR25/25H Fusible, Non-Flammable Resisors A homogenous film of meal alloy is deposied on a high grade ceramic body. Afer a helical groove has been cu in he resisive layer, inned connecing wires of elecrolyic

More information

Improving Efficiency of Synchronous Rectification by Analysis of the MOSFET Power Loss Mechanism

Improving Efficiency of Synchronous Rectification by Analysis of the MOSFET Power Loss Mechanism Improving Efficiency of Synchronous Rectification by Analysis of the MOSFE Power Loss Mechanism Infineon echnologies Austria AG Power Management & Multimarket Mößlacher Christian Guillemant Olivier Edition

More information

Multiprocessor Systems-on-Chips

Multiprocessor Systems-on-Chips Par of: Muliprocessor Sysems-on-Chips Edied by: Ahmed Amine Jerraya and Wayne Wolf Morgan Kaufmann Publishers, 2005 2 Modeling Shared Resources Conex swiching implies overhead. On a processing elemen,

More information

Making Use of Gate Charge Information in MOSFET and IGBT Data Sheets

Making Use of Gate Charge Information in MOSFET and IGBT Data Sheets Making Use of ae Charge Informaion in MOSFET and IBT Daa Shees Ralph McArhur Senior Applicaions Engineer Advanced Power Technology 405 S.W. Columbia Sree Bend, Oregon 97702 Power MOSFETs and IBTs have

More information

GUIDE GOVERNING SMI RISK CONTROL INDICES

GUIDE GOVERNING SMI RISK CONTROL INDICES GUIDE GOVERNING SMI RISK CONTROL IND ICES SIX Swiss Exchange Ld 04/2012 i C O N T E N T S 1. Index srucure... 1 1.1 Concep... 1 1.2 General principles... 1 1.3 Index Commission... 1 1.4 Review of index

More information

¼ WARNING. KNX Logic module Basic REG-K. Connections, displays and operating elements. Table of contents. Mounting the module

¼ WARNING. KNX Logic module Basic REG-K. Connections, displays and operating elements. Table of contents. Mounting the module KNX Logic module Basic REG-K Produc descripion Connecions, displays and operaing elemens 3 2 F E 2 A Ar.-Nr. MTN6769 Table of conens Geing o know he module... Connecions, displays and operaing elemens...

More information

Economics Honors Exam 2008 Solutions Question 5

Economics Honors Exam 2008 Solutions Question 5 Economics Honors Exam 2008 Soluions Quesion 5 (a) (2 poins) Oupu can be decomposed as Y = C + I + G. And we can solve for i by subsiuing in equaions given in he quesion, Y = C + I + G = c 0 + c Y D + I

More information

CLOCK SKEW CAUSES CLOCK SKEW DUE TO THE DRIVER EROSION OF THE CLOCK PERIOD

CLOCK SKEW CAUSES CLOCK SKEW DUE TO THE DRIVER EROSION OF THE CLOCK PERIOD DESIGNING WITH HIGH SPEED CLOCK DRIERS CONFERENCE PAPER CP-19 Inegraed Device Technology, Inc. By Sanley Hronik ABSTRACT Today s high speed sysems are encounering problems wih clocking ha were no consideraions

More information

I) EQUATION 1: SHUNT-CONTROLLED

I) EQUATION 1: SHUNT-CONTROLLED Swich Mode Power Supply (SMPS) Topologies (Par I) Auhor: Mohammad Kamil Microchip Technology Inc. EQUATION 1: SHUNT-CONTROLLED REGULATOR POWER LOSS INTRODUCTION The indusry drive oward smaller, ligher

More information

Signal Rectification

Signal Rectification 9/3/25 Signal Recificaion.doc / Signal Recificaion n imporan applicaion of juncion diodes is signal recificaion. here are wo ypes of signal recifiers, half-wae and fullwae. Le s firs consider he ideal

More information

Morningstar Investor Return

Morningstar Investor Return Morningsar Invesor Reurn Morningsar Mehodology Paper Augus 31, 2010 2010 Morningsar, Inc. All righs reserved. The informaion in his documen is he propery of Morningsar, Inc. Reproducion or ranscripion

More information

Frequency Modulation. Dr. Hwee-Pink Tan http://www.cs.tcd.ie/hweepink.tan

Frequency Modulation. Dr. Hwee-Pink Tan http://www.cs.tcd.ie/hweepink.tan Frequency Modulaion Dr. Hwee-Pink Tan hp://www.cs.cd.ie/hweepink.tan Lecure maerial was absraced from "Communicaion Sysems" by Simon Haykin. Ouline Day 1 Day 2 Day 3 Angle Modulaion Frequency Modulaion

More information

MCR-S- -DCI. Current Transducer up to 55 A, Programmable and Configurable INTERFACE. Data Sheet. 1 Description

MCR-S- -DCI. Current Transducer up to 55 A, Programmable and Configurable INTERFACE. Data Sheet. 1 Description Curren Transducer up o 55 A, Programmable and Configurable INTERFACE Daa Shee PHOENIX CONTACT - 06/2006 1 Descripion MCR-S- -DCI curren ransducers offer users he opion of ordering a preconfigured device,

More information

Information Systems for Business Integration: ERP Systems

Information Systems for Business Integration: ERP Systems Informaion Sysems for Business Inegraion: ERP Sysems (December 3, 2012) BUS3500 - Abdou Illia, Fall 2012 1 LEARNING GOALS Explain he difference beween horizonal and verical business inegraion. Describe

More information

Steps for D.C Analysis of MOSFET Circuits

Steps for D.C Analysis of MOSFET Circuits 10/22/2004 Seps for DC Analysis of MOSFET Circuis.doc 1/7 Seps for D.C Analysis of MOSFET Circuis To analyze MOSFET circui wih D.C. sources, we mus follow hese five seps: 1. ASSUME an operaing mode 2.

More information

IR21591(S) DIMMING BALLAST CONTROL IC. Features. Packages. Description. Typical Connection. Preliminary Data Sheet No. PD60169-E. www.irf.

IR21591(S) DIMMING BALLAST CONTROL IC. Features. Packages. Description. Typical Connection. Preliminary Data Sheet No. PD60169-E. www.irf. Feaures Ballas conrol and half-bridge driver in one IC Transformer-less lamp power sensing Closed-loop lamp power conrol Closed-loop prehea curren conrol Programmable prehea ime Programmable prehea curren

More information

Model Number Structure

Model Number Structure Solid-sae Muli-funcional Timers CSM DS_E_6_ Muliple Operaing Modes and Muliple Time Ranges. DIN 48 x 48-mm Mulifuncional Timer wih Wide AC/DC Supply Range for Boh High and Low Volages. A wide AC/DC power

More information

Switched Mode Converters (1 Quadrant)

Switched Mode Converters (1 Quadrant) (1 Quadran) Philippe Barrade Laboraoire d Elecronique Indusrielle, LEI STI ISE Ecole Polyechnique Fédérale de Lausanne, EPFL Ch-1015 Lausanne Tél: +41 21 693 2651 Fax: +41 21 693 2600 Philippe.barrade@epfl.ch

More information

Markit Excess Return Credit Indices Guide for price based indices

Markit Excess Return Credit Indices Guide for price based indices Marki Excess Reurn Credi Indices Guide for price based indices Sepember 2011 Marki Excess Reurn Credi Indices Guide for price based indices Conens Inroducion...3 Index Calculaion Mehodology...4 Semi-annual

More information

Ecodesign Requirements for Electric Motors Towards a System-Approach. Demonstrating the benefits of motor starters for fixed speed applications

Ecodesign Requirements for Electric Motors Towards a System-Approach. Demonstrating the benefits of motor starters for fixed speed applications Ecodesign Requiremens for Elecric Moors Towards a Sysem-Approach Demonsraing he benefis of moor sarers for fixed speed applicaions A message from he CAPIEL Presidens Philippe Sauer CAPIEL Presiden Karlheinz

More information

WATER MIST FIRE PROTECTION RELIABILITY ANALYSIS

WATER MIST FIRE PROTECTION RELIABILITY ANALYSIS WATER MIST FIRE PROTECTION RELIABILITY ANALYSIS Shuzhen Xu Research Risk and Reliabiliy Area FM Global Norwood, Massachuses 262, USA David Fuller Engineering Sandards FM Global Norwood, Massachuses 262,

More information

Automatic measurement and detection of GSM interferences

Automatic measurement and detection of GSM interferences Auomaic measuremen and deecion of GSM inerferences Poor speech qualiy and dropped calls in GSM neworks may be caused by inerferences as a resul of high raffic load. The radio nework analyzers from Rohde

More information

LECTURE 9. C. Appendix

LECTURE 9. C. Appendix LECTURE 9 A. Buck-Boos Converer Design 1. Vol-Sec Balance: f(d), seadysae ransfer funcion 2. DC Operaing Poin via Charge Balance: I(D) in seady-sae 3. Ripple Volage / C Spec 4. Ripple Curren / L Spec 5.

More information

Chapter 1.6 Financial Management

Chapter 1.6 Financial Management Chaper 1.6 Financial Managemen Par I: Objecive ype quesions and answers 1. Simple pay back period is equal o: a) Raio of Firs cos/ne yearly savings b) Raio of Annual gross cash flow/capial cos n c) = (1

More information

IR21593(S) DIMMING BALLAST CONTROL IC. Features. Packages. Description. Typical Connection ADVANCE DATA. Data Sheet No. PD60194. www.irf.

IR21593(S) DIMMING BALLAST CONTROL IC. Features. Packages. Description. Typical Connection ADVANCE DATA. Data Sheet No. PD60194. www.irf. Feaures Ballas conrol and half-bridge driver in one IC Transformer-less lamp power sensing Closed-loop lamp power conrol Closed-loop prehea curren conrol Programmable prehea ime Programmable prehea curren

More information

Timers + Light Controller Series ENYA

Timers + Light Controller Series ENYA Timers + Ligh Conroller eries EYA Timer series EYA The imers in he EYA series are he culminaion of sysemaic furher developmen of he successful OCTO series. The new imers, in he insallaion design syle,

More information

High-Power Factor Flyback Converter for LED Driver with FL7732 PSR Controller. Bridge-Diode D R SN R START D VDD C VDD Q MOSFET

High-Power Factor Flyback Converter for LED Driver with FL7732 PSR Controller. Bridge-Diode D R SN R START D VDD C VDD Q MOSFET www.fairchildsemi.com A9750 HighPower Facor Flyback Converer for LED Driver wih FL77 PR Conroller nroducion This highly inegraed PWM conroller, FL77, provides several feaures o enhance he performance of

More information

Photovoltaic Power Control Using MPPT and Boost Converter

Photovoltaic Power Control Using MPPT and Boost Converter 23 Phoovolaic Power Conrol Using MPP and Boos Converer A.Aou, A.Massoum and M.Saidi Absrac he sudies on he phoovolaic sysem are exensively increasing because of a large, secure, essenially exhausible and

More information

Innovation + Quality. Product range Valves and controls for cooling systems

Innovation + Quality. Product range Valves and controls for cooling systems Innovaion + Qualiy Produc range Valves and conrols for cooling sysems Cooling sysems Chilled ceiling sysems make up a growing share in he cooling secor for office buildings. Wih due consideraion o some

More information

IR21593(S) & (PbF) DIMMING BALLAST CONTROL IC

IR21593(S) & (PbF) DIMMING BALLAST CONTROL IC Feaures Ballas conrol and half-bridge driver in one IC Transformer-less lamp power sensing Closed-loop lamp power conrol Closed-loop prehea curren conrol Programmable prehea ime Programmable prehea curren

More information

Differential Equations and Linear Superposition

Differential Equations and Linear Superposition Differenial Equaions and Linear Superposiion Basic Idea: Provide soluion in closed form Like Inegraion, no general soluions in closed form Order of equaion: highes derivaive in equaion e.g. dy d dy 2 y

More information

DILET, ETR Timing Relays, measuring relays and EMR Monitoring relays

DILET, ETR Timing Relays, measuring relays and EMR Monitoring relays DILET, ETR Timing Relays, relays and EMR Monioring relays The of elecronic ime relays comprises hree differen consrucion ypes, adaped for he mos widely varying applicaions. The ime relays are mouned on

More information

The Grantor Retained Annuity Trust (GRAT)

The Grantor Retained Annuity Trust (GRAT) WEALTH ADVISORY Esae Planning Sraegies for closely-held, family businesses The Granor Reained Annuiy Trus (GRAT) An efficien wealh ransfer sraegy, paricularly in a low ineres rae environmen Family business

More information

Cahier technique no. 114

Cahier technique no. 114 Collecion Technique... Cahier echnique no. 114 Residual curren devices in LV J. Schonek Building a ew Elecric World «Cahiers Techniques» is a collecion of documens inended for engineers and echnicians,

More information

NOTES ON OSCILLOSCOPES

NOTES ON OSCILLOSCOPES NOTES ON OSCILLOSCOPES NOTES ON... OSCILLOSCOPES... Oscilloscope... Analog and Digial... Analog Oscilloscopes... Cahode Ray Oscilloscope Principles... 5 Elecron Gun... 5 The Deflecion Sysem... 6 Displaying

More information

Part II Converter Dynamics and Control

Part II Converter Dynamics and Control Par II onverer Dynamics and onrol 7. A equivalen circui modeling 8. onverer ransfer funcions 9. onroller design 1. Inpu filer design 11. A and D equivalen circui modeling of he disconinuous conducion mode

More information

On Jitter by Dan Lavry, Lavry Engineering, Inc. email: dan@lavryengineering.com

On Jitter by Dan Lavry, Lavry Engineering, Inc. email: dan@lavryengineering.com On Jier by Dan Lavry, Lavry Engineering, Inc. email: dan@lavryengineering.com Copyrigh 1997 Lavry Engineering The firs par of his aricle for people who wan o gain some inuiive undersanding abou clock jier

More information