8/10/12-Bit Voltage Output Digital-to-Analog Converter with SPI Interface. Voltage Reference (V REF ) Internal (2.048V) V DD 1.
|
|
|
- Trevor Booker
- 9 years ago
- Views:
Transcription
1 8/1/12-Bit Voltage Output Digital-to-Analog Converter with SPI Interface Features MCP491: 8-Bit Voltage Output DAC MCP4911: 1-Bit Voltage Output DAC MCP4921: 12-Bit Voltage Output DAC Rail-to-Rail Output SPI Interface with 2 MHz Clock Support Simultaneous Latching of the DAC Output with LDAC Pin Fast Settling Time of 4.5 µs Selectable Unity or 2x Gain Output External Voltage Reference Input External Multiplier Mode 2.7V to 5.5V Single-Supply Operation Extended Temperature Range: -4 C to +125 C Applications Set Point or Offset Trimming Precision Selectable Voltage Reference Motor Control Feedback Loop Digitally-Controlled Multiplier/Divider Calibration of Optical Communication Devices Related Products P/N DAC Resolution No. of Channels MCP MCP MCP MCP MCP MCP MCP Voltage Reference (V REF ) Internal (2.48V) MCP MCP External MCP MCP MCP Note: The products listed here have similar AC/DC performances. Description The MCP491/4911/4921 devices are single channel 8-bit, 1-bit and 12-bit buffered voltage output Digital-to-Analog Converters (DACs), respectively. The devices operate from a single 2.7V to 5.5V supply with an SPI compatible Serial Peripheral Interface. The user can configure the full-scale range of the device to be V REF or 2*V REF by setting the gain selection option bit (gain of 1 of 2). The user can shut down the device by setting the Configuration Register bit. In Shutdown mode, most of the internal circuits are turned off for power savings, and the output amplifier is configured to present a known high resistance output load (5 k typical. The devices include double-buffered registers, allowing synchronous updates of the DAC output using the LDAC pin. These devices also incorporate a Power-on Reset (POR) circuit to ensure reliable powerup. The devices utilize a resistive string architecture, with its inherent advantages of low Differential Non-Linearity (DNL) error and fast settling time. These devices are specified over the extended temperature range (+125 C). The devices provide high accuracy and low noise performance for consumer and industrial applications where calibration or compensation of signals (such as temperature, pressure and humidity) are required. The MCP491/4911/4921 devices are available in the PDIP, SOIC, MSOP and DFN packages. Package Types 8-Pin PDIP, SOIC, MSOP CS SCK SDI MCP49x VSS V REF LDAC 1 CS 2 SCK 3 SDI 4 DFN-8 (2x3)* EP 9 MCP491: 8-bit single DAC MCP4911: 1-bit single DAC MCP4921: 12-bit single DAC 8 7 VSS 6 5 V REF LDAC * Includes Exposed Thermal Pad (EP); see Table Microchip Technology Inc. DS22248A-page 1
2 Block Diagram LDAC CS SDI SCK Interface Logic Input Register Power-on Reset V SS DAC Register V REF Buffer String DAC Output Op Amp Gain Logic Output Logic DS22248A-page 2 21 Microchip Technology Inc.
3 1. ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings V All inputs and outputs w.r.t...v SS.3V to +.3V Current at Input Pins...±2 ma Current at Supply Pins...±5 ma Current at Output Pins...±25 ma Storage temperature C to +15 C Ambient temp. with power applied C to +125 C ESD protection on all pins 4 kv (HBM), 4V (MM) Maximum Junction Temperature (T J ) C Notice: Stresses above those listed under Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ELECTRICAL CHARACTERISTICS Electrical Specifications: Unless otherwise indicated, = 5V, V SS = V, V REF = 2.48V, Output Buffer Gain (G) = 2x, R L = 5 k to GND, C L = 1 pf T A = -4 to +85 C. Typical values are at +25 C. Parameters Sym Min Typ Max Units Conditions Power Requirements Operating Voltage Supply Current I DD µa = 5V µa = 3V V REF input is unbuffered, all digital inputs are grounded, all analog outputs ( ) are unloaded. Code = xh Software Shutdown Current I SHDN_SW µa Power-on Reset circuit remains on Power-On-Reset Threshold V POR 2. V DC Accuracy MCP491 Resolution n 8 Bits INL Error INL -1 ± LSb DNL DNL -.5 ± LSb Note 1 MCP4911 Resolution n 1 Bits INL Error INL -3.5 ± LSb DNL DNL -.5 ± LSb Note 1 MCP4921 Resolution n 12 Bits INL Error INL -12 ±2 12 LSb DNL DNL -.75 ± LSb Note 1 Note 1: Guaranteed monotonic by design over all codes. 2: This parameter is ensured by design, and not 1% tested. 21 Microchip Technology Inc. DS22248A-page 3
4 ELECTRICAL CHARACTERISTICS (CONTINUED) Electrical Specifications: Unless otherwise indicated, = 5V, V SS = V, V REF = 2.48V, Output Buffer Gain (G) = 2x, R L = 5 k to GND, C L = 1 pf T A = -4 to +85 C. Typical values are at +25 C. Parameters Sym Min Typ Max Units Conditions Offset Error V OS ±.2 1 % of Code = xh FSR Offset Error Temperature V OS / C.16 ppm/ C -45 C to 25 C Coefficient -.44 ppm/ C +25 C to 85 C Gain Error g E % of FSR Gain Error Temperature G/ C -3 ppm/ C Coefficient Input Amplifier (V REF Input) Input Range Buffered Mode Input Range Unbuffered Mode V REF.4.4 V REF V Code = xfffh, not including offset error V Note 2 Code = 248 V REF =.2 Vp-p, f = 1 Hz and 1kHz Input Impedance R VREF 165 k Unbuffered Mode Input Capacitance C VREF 7 pf Unbuffered Mode Multiplier Mode -3 db Bandwidth Multiplier Mode Total Harmonic Distortion Output Amplifier Output Swing.1 to.4 f VREF 45 khz V REF = 2.5V ±.2Vp-p, Unbuffered, G = 1 f VREF 4 khz V REF = 2.5V ±.2 Vp-p, Unbuffered, G = 2 THD VREF -73 db V REF = 2.5V ±.2Vp-p, Frequency = 1 khz V Accuracy is better than 1 LSb for = 1 mv to ( 4 mv) Phase Margin m 66 Degrees Slew Rate SR.55 V/µs Short Circuit Current I SC ma Settling Time t settling 4.5 µs Within 1/2 LSB of final value from 1/4 to 3/4 full-scale range Dynamic Performance (Note 2) DAC-to-DAC Crosstalk 1 nv-s Major Code Transition Glitch Digital Feedthrough 1 nv-s Analog Crosstalk 1 nv-s Note 1: Guaranteed monotonic by design over all codes. 2: This parameter is ensured by design, and not 1% tested. 45 nv-s 1 LSB change around major carry ( to 1...) DS22248A-page 4 21 Microchip Technology Inc.
5 ELECTRICAL CHARACTERISTIC WITH EXTENDED TEMPERATURE Electrical Specifications: Unless otherwise indicated, = 5V, V SS = V, V REF = 2.48V, Output Buffer Gain (G) = 2x, R L = 5 k to GND, C L = 1 pf. Typical values are at +125 C by characterization or simulation. Parameters Sym Min Typ Max Units Conditions Power Requirements Input Voltage Input Current I DD 2 µa V REF input is unbuffered, all digital inputs are grounded, all analog outputs (VOUT) are unloaded. Code = xh Software Shutdown Current I SHDN_SW 5 µa Power-on Reset Threshold V POR 1.85 V DC Accuracy MCP491 Resolution n 8 Bits INL Error INL ±.25 LSb DNL DNL ±.2 LSb Note 1 MCP4911 MCP4921 Resolution n 1 Bits INL Error INL ±1 LSb DNL DNL ±.2 LSb Note 1 Resolution n 12 Bits INL Error INL ±4 LSb DNL DNL ±.25 LSb Note 1 Offset Error V OS ±.2 % of FSR Code = xh Offset Error Temperature V OS / C -5 ppm/ C +25 C to +125 C Coefficient Gain Error g E -.1 % of FSR Code = xfffh, not including offset error Gain Error Temperature G/ C -3 ppm/ C Coefficient Input Amplifier (V REF Input) Input Range Buffered Mode V REF.4 to -.4 V Note 1 Code = 248, V REF =.2 Vp-p, f = 1 Hz and 1kHz Input Range Unbuffered V REF V Mode Input Impedance R VREF 174 k Unbuffered Mode Input Capacitance Unbuffered Mode C VREF 7 pf Multiplying Mode -3 db Bandwidth f VREF 45 khz V REF = 2.5V ±.1 Vp-p, Unbuffered, G = 1x f VREF 4 khz V REF = 2.5V ±.1 Vp-p, Unbuffered, G = 2x Note 1: Guaranteed monotonic by design over all codes. 2: This parameter is ensured by design, and not 1% tested. 21 Microchip Technology Inc. DS22248A-page 5
6 ELECTRICAL CHARACTERISTIC WITH EXTENDED TEMPERATURE (CONTINUED) Electrical Specifications: Unless otherwise indicated, = 5V, V SS = V, V REF = 2.48V, Output Buffer Gain (G) = 2x, R L = 5 k to GND, C L = 1 pf. Typical values are at +125 C by characterization or simulation. Parameters Sym Min Typ Max Units Conditions Multiplying Mode - Total Harmonic Distortion Output Amplifier Output Swing.1 to.4 THD VREF db V REF = 2.5V ±.1Vp-p, Frequency = 1 khz V Accuracy is better than 1 LSb for = 1 mv to ( 4 mv) Phase Margin m 66 Degrees Slew Rate SR.55 V/µs Short Circuit Current I SC 17 ma Settling Time t settling 4.5 µs Within 1/2 LSB of final value from 1/4 to 3/4 full-scale range Dynamic Performance (Note 2) Major Code Transition Glitch Digital Feedthrough 1 nv-s Note 1: Guaranteed monotonic by design over all codes. 2: This parameter is ensured by design, and not 1% tested. 45 nv-s 1 LSB change around major carry ( to 1...) DS22248A-page 6 21 Microchip Technology Inc.
7 AC CHARACTERISTICS (SPI TIMING SPECIFICATIONS) Electrical Specifications: Unless otherwise indicated, = 2.7V 5.5V, T A = -4 to +125 C. Typical values are at +25 C. Parameters Sym Min Typ Max Units Conditions Schmitt Trigger High Level Input Voltage (All digital input pins) V IH.7 V Schmitt Trigger Low Level Input V IL.2 V Voltage (All digital input pins) Hysteresis of Schmitt Trigger V HYS.5 Inputs Input Leakage Current I LEAKAGE -1 1 A LDAC = CS = SDI = SCK = V REF = or V SS Digital Pin Capacitance (All inputs/outputs) C IN, 1 pf = 5.V, T A = +25 C, C OUT f CLK = 1 MHz (Note 1) Clock Frequency F CLK 2 MHz T A = +25 C (Note 1) Clock High Time t HI 15 ns Note 1 Clock Low Time t LO 15 ns Note 1 CS Fall to First Rising CLK Edge t CSSR 4 ns Applies only when CS falls with CLK high (Note 1) Data Input Setup Time t SU 15 ns Note 1 Data Input Hold Time t HD 1 ns Note 1 SCK Rise to CS Rise Hold t CHS 15 ns Note 1 Time CS High Time t CSH 15 ns Note 1 LDAC Pulse Width t LD 1 ns Note 1 LDAC Setup Time t LS 4 ns Note 1 SCK Idle Time before CS Fall t IDLE 4 ns Note 1 Note 1: This parameter is ensured by design and not 1% tested. t CSH CS t IDLE t CSSR Mode 1,1 SCK Mode, t HI t LO t CHS SI t SU t HD MSB in LSB in LDAC t LS t LD FIGURE 1-1: SPI Input Timing Data. 21 Microchip Technology Inc. DS22248A-page 7
8 TEMPERATURE CHARACTERISTICS Electrical Specifications: Unless otherwise indicated, = +2.7V to +5.5V, V SS = GND. Parameters Sym Min Typ Max Units Conditions Temperature Ranges Specified Temperature Range T A C Operating Temperature Range T A C Note 1 Storage Temperature Range T A C Thermal Package Resistances Thermal Resistance, 8L-DFN (2 x 3) JA 68 C/W Thermal Resistance, 8L-PDIP JA 9 C/W Thermal Resistance, 8L-SOIC JA 15 C/W Thermal Resistance, 8L-MSOP JA 211 C/W Note 1: The MCP491/4911/4921 devices operate over this extended temperature range, but with reduced performance. Operation in this range must not cause T J to exceed the maximum junction temperature of 15 C. DS22248A-page 8 21 Microchip Technology Inc.
9 MCP491/4911/ TYPICAL PERFORMANCE CURVES Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. Note: Unless otherwise indicated, TA = +25 C, VDD = 5V, VSS = V, VREF = 2.48V, Gain = 2x, RL = 5 k, CL = 1 pf Absolute DNL (LSB) DNL (LSB) FIGURE 2-1: DNL vs. Code (MCP4921) Absolute DNL (LSB).1 DNL (LSB) FIGURE 2-4: Absolute DNL vs. Temperature (MCP4921) Code (Decimal) C 85C INL (LSB) Code (Decimal) FIGURE 2-3: DNL vs. Code and VREF, Gain=1 (MCP4921). 21 Microchip Technology Inc. 4 5 FIGURE 2-5: Absolute DNL vs. Voltage Reference (MCP4921) Voltage Reference (V) C FIGURE 2-2: DNL vs. Code and Temperature (MCP4921). DNL (LSB) -2 Ambient Temperature (ºC) Code (Decimal) Ambient Temperature 125C Code (Decimal) FIGURE 2-6: INL vs. Code and Temperature (MCP4921). DS22248A-page 9
10 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.48V, Gain = 2, R L = 5 k, C L = 1 pf Absolute INL (LSB) INL (LSB) Ambient Temperature (ºC) Code (Decimal) FIGURE 2-7: Absolute INL vs. Temperature (MCP4921). FIGURE 2-1: Note: INL vs. Code (MCP4921). Single device graph (Figure 2-1) for illustration of 64 code effect. Absolute INL (LSB) DNL (LSB) Temp = - 4 o C to +125 o C Voltage Reference (V) FIGURE 2-8: Absolute INL vs. V REF (MCP4921) Code FIGURE 2-11: DNL vs. Code and Temperature (MCP4911). INL (LSB) FIGURE 2-9: (MCP4921). V REF Code (Decimal) INL vs. Code and V REF INL (LSB) o C 85 o C - 4 o C Code FIGURE 2-12: INL vs. Code and Temperature (MCP4911). 25 o C DS22248A-page 1 21 Microchip Technology Inc.
11 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.48V, Gain = 2, R L = 5 k, C L = 1 pf. DNL (LSB) Temp = -4 o C to +125 o C Code FIGURE 2-13: DNL vs. Code and Temperature (MCP491). Occurrence I DD (μa) FIGURE 2-16: I DD Histogram ( = 2.7V). INL (LSB) o C to +85 o C 125 o C Code FIGURE 2-14: INL vs. Code and Temperature (MCP491). Occurrence I DD (μa) FIGURE 2-17: I DD Histogram ( = 5.V). I DD (µa) V 5.V 4.V 3.V 2.7V Ambient Temperature ( C) FIGURE 2-15: I DD vs. Temperature and. 21 Microchip Technology Inc. DS22248A-page 11
12 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.48V, Gain = 2, R L = 5 k, C L = 1 pf. I SHDN_SW (μa) V 5.V 4.V 3.V 2.7V V IN Hi Threshold (V) V 5.V 4.V 3.V 2.7V Ambient Temperature (ºC) FIGURE 2-18: Shutdown Current vs. Temperature and Ambient Temperature (ºC) FIGURE 2-21: V IN High Threshold vs. Temperature and. Offset Error (%) FIGURE 2-19: and. 5.5V 5.V V 3.V 2.7V Ambient Temperature (ºC) Offset Error vs.temperature V IN Low Threshold (V) Ambient Temperature (ºC) FIGURE 2-22: V IN Low Threshold vs. Temperature and. 5.5V 5.V 4.V 3.V 2.7V Gain Error (%) V 5.V 4.V 3.V 2.7V Ambient Temperature (ºC) FIGURE 2-2: and. Gain Error vs. Temperature DS22248A-page Microchip Technology Inc.
13 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.48V, Gain = 2, R L = 5 k, C L = 1 pf. V IN _ SPI Hysteresis (V) Ambient Temperature (ºC) 5.5V 5.V 4.V 3.V 2.7V _LOW Limit (Y-AV SS )(V) Ambient Temperature (ºC) 5.5V 5.V 4.V 3.V 2.7V FIGURE 2-23: Input Hysteresis vs. Temperature and. FIGURE 2-26: Low Limit vs. Temperature and. V REF_UNBUFFERED Impedance (kohm) Ambient Temperature (ºC) 5.5V - 2.7V I OUT_HI_SHORTED (ma) Ambient Temperature (ºC) 5.5V 5.V 4.V 3.V 2.7V FIGURE 2-24: V REF Input Impedance vs. Temperature and. FIGURE 2-27: I OUT High Short vs. Temperature and. _HI Limit ( -Y)(V) Ambient Temperature (ºC) 5.5V 5.V 4.V 3.V 2.7V (V) V REF =4. Output Shorted to Output Shorted to V SS I OUT (ma) FIGURE 2-25: High Limit vs. Temperature and. FIGURE 2-28: I OUT vs.. Gain = Microchip Technology Inc. DS22248A-page 13
14 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.48V, Gain = 2, R L = 5 k, C L = 1 pf. SCK LDAC LDAC Time (1 µs/div) Time (1 µs/div) FIGURE 2-29: Rise Time FIGURE 2-32: Rise Time SCK SCK LDAC LDAC Time (1 µs/div) Time (1 µs/div) FIGURE 2-3: Fall Time. FIGURE 2-33: Shutdown. Rise Time Exit SCK LDAC Ripple Rejection (db) Time (1 µs/div) Frequency (Hz) FIGURE 2-31: Rise Time FIGURE 2-34: PSRR vs. Frequency. DS22248A-page Microchip Technology Inc.
15 Note: Unless otherwise indicated, T A = +25 C, = 5V, V SS = V, V REF = 2.5V, Gain = 2, R L = 5 k, C L = 1 pf. Attenuation (db) Frequency (khz) 1, D = 16 D = 416 D = 672 D = 928 D = 1184 D = 144 D = 1696 D = 1952 D = 228 D = 2464 D = 272 D = 2976 D = 3232 D = 3488 D = 3744 q VREF q VOUT Frequency (khz) 1, D = 16 D = 416 D = 672 D = 928 D = 1184 D = 144 D = 1696 D = 1952 D = 228 D = 2464 D = 272 D = 2976 D = 3232 D = 3488 D = 3744 FIGURE 2-35: Multiplier Mode Bandwidth. FIGURE 2-37: Phase Shift. Figure 2-35 calculation: Attenuation (db) = 2 log ( /V REF ) 2 log (G(D/496)) Bandwidth (khz) G = 1 G = 2 Worst Case Codes (decimal) FIGURE 2-36: Codes db Bandwidth vs. Worst 21 Microchip Technology Inc. DS22248A-page 15
16 NOTES: DS22248A-page Microchip Technology Inc.
17 3. PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE PDIP, MSOP, SOIC DFN Symbol Description 1 1 Supply Voltage Input (2.7V to 5.5V) 2 2 CS Chip Select Input 3 3 SCK Serial Clock Input 4 4 SDI Serial Data Input 5 5 LDAC DAC Output Synchronization Input. This pin is used to transfer the input register (DAC settings) to the output register ( ) 6 6 V REF Voltage Reference Input 7 7 V SS Ground reference point for all circuitry on the device 8 8 DAC Analog Output 9 EP Exposed Thermal Pad. This pad must be connected to V SS in application 3.1 Supply Voltage Pins (, V SS ) is the positive supply voltage input pin. The input supply voltage is relative to V SS and can range from 2.7V to 5.5V. The power supply at the pin should be as clean as possible for good DAC performance. It is recommended to use an appropriate bypass capacitor of about.1 µf (ceramic) to ground. An additional 1 µf capacitor (tantalum) in parallel is also recommended to further attenuate high-frequency noise present in application boards. V SS is the analog ground pin and the current return path of the device. The user must connect the V SS pin to a ground plane through a low-impedance connection. If an analog ground path is available in the application Printed Circuit Board (PCB), it is highly recommended that the V SS pin be tied to the analog ground path or isolated within an analog ground plane of the circuit board. 3.2 Chip Select (CS) CS is the chip select input, which requires an active-low signal to enable serial clock and data functions. 3.3 Serial Clock Input (SCK) SCK is the SPI compatible serial clock input. 3.4 Serial Data Input (SDI) 3.5 Latch DAC Input (LDAC) The LDAC (latch DAC synchronization input) pin is used to transfer the input latch register to the DAC register (output latches, ). When this pin is low, is updated with input register content. This pin can be tied to low (V SS ) if the update is desired at the rising edge of the CS pin. This pin can be driven by an external control device such as an MCU I/O pin. 3.6 Analog Output ( ) is the DAC analog output pin. The DAC output has an output amplifier. The full-scale range of the DAC output is from V SS to G*V REF, where G is the gain selection option (1x or 2x). The DAC analog output cannot go higher than the supply voltage ( ). 3.7 Voltage Reference Input (V REF ) V REF is the voltage reference input for the device. The reference on this pin is utilized to set the reference voltage on the string DAC. The input voltage can range from V SS to. This pin can be tied to VDD. 3.8 Exposed Thermal Pad (EP) There is an internal electrical connection between the Exposed Thermal Pad (EP) and the V SS pin. They must be connected to the same potential on the PCB. SDI is the SPI compatible serial data input. 21 Microchip Technology Inc. DS22248A-page 17
18 NOTES: DS22248A-page Microchip Technology Inc.
19 4. GENERAL OVERVIEW The MCP491, MCP4911 and MCP4921 are single channel voltage output 8-bit, 1-bit and 12-bit DAC devices, respectively. These devices include a V REF input buffer, a rail-to-rail output amplifier, shutdown and reset management circuitry. The devices use an SPI serial communication interface and operate with a single-supply voltage from 2.7V to 5.5V. The DAC input coding of these devices is straight binary. Equation 4-1 shows the DAC analog output voltage calculation. EQUATION 4-1: ANALOG OUTPUT VOLTAGE ( ) V REF D n = G Where: The ideal output range of each device is: MCP491 (n = 8) (a) V to 255/256*V REF when gain setting = 1x. (b) V to 255/256*2*V REF when gain setting = 2x. MCP4911 (n = 1) (a) V to 123/124*V REF when gain setting = 1x. (b) V to 123/124*2*V REF when gain setting = 2x. MCP4921 (n = 12) (a) V to 495/496*V REF when gain setting = 1x. (b) V to 495/496*2*V REF when gain setting = 2x. Note: 2 n V REF = EXternal voltage reference D n = DAC input code G = = = n = = = = Gain Selection 2 for <GA> bit = 1 for <GA> bit = 1 DAC Resolution 8 for MCP491 1 for MCP for MCP4912 See the output swing voltage specification in Section 1. Electrical Characteristics. 1 LSb is the ideal voltage difference between two successive codes. Table 4-1 illustrates the LSb calculation of each device. TABLE 4-1: Device MCP491 (n = 8) MCP4911 (n = 1) MCP4921 (n = 12) 4.1 DC Accuracy INL ACCURACY Integral Non-Linearity (INL) error is the maximum deviation between an actual code transition point and its corresponding ideal transition point, after offset and gain errors have been removed. The two endpoints (from x and xfff) method is used for the calculation. Figure 4-1 shows the details. A positive INL error represents transition(s) later than ideal. A negative INL error represents transition(s) earlier than ideal. FIGURE 4-1: LSb OF EACH DEVICE Gain Selection DNL ACCURACY LSb Size 1x V REF /256 2x (2*V REF )/256 1x V REF /124 2x (2*V REF )/124 1x V REF /496 2x (2*V REF )/496 where V REF is the external voltage reference. Digital Input Code Actual Transfer Function INL < INL < DAC Output Ideal Transfer Function Example for INL Error. A Differential Non-Linearity (DNL) error is the measure of variations in code widths from the ideal code width. A DNL error of zero indicates that every code is exactly 1 LSB wide. 21 Microchip Technology Inc. DS22248A-page 19
20 Digital Input Code FIGURE 4-2: Actual Transfer Function DAC Output Example for DNL Accuracy OFFSET ERROR An offset error is the deviation from zero voltage output when the digital input code is zero GAIN ERROR A gain error is the deviation from the ideal output, V REF 1 LSB, excluding the effects of offset error. 4.2 Circuit Descriptions Ideal Transfer Function Wide Code, > 1 LSb Narrow Code, < 1 LSb OUTPUT AMPLIFIER The DAC s output is buffered with a low-power, precision CMOS amplifier. This amplifier provides low offset voltage and low noise. The output stage enables the device to operate with output voltages close to the power supply rails. Refer to Section 1. Electrical Characteristics for the analog output voltage range and load conditions. In addition to resistive load driving capability, the amplifier will also drive high capacitive loads without oscillation. The amplifier s strong output allows to be used as a programmable voltage reference in a system. Selecting a gain of 2 reduces the bandwidth of the amplifier in Multiplying mode. Refer to Section 1. Electrical Characteristics for the Multiplying mode bandwidth for given load conditions Programmable Gain Block The rail-to-rail output amplifier has two configurable gain options: a gain of 1x (<GA> = 1) or a gain of 2x (<GA> = ). The default value is a gain of 2x (<GA> =) VOLTAGE REFERENCE AMPLIFIER The input buffer amplifier for the MCP491/4911/4921 devices provides low offset voltage and low noise. A Configuration bit for each DAC allows the V REF input to bypass the V REF input buffer amplifier, achieving Buffered or Unbuffered mode. Buffered mode provides a very high input impedance, with only minor limitations on the input range and frequency response. Unbuffered mode provides a wide input range (V to ), with a typical input impedance of 165 k with 7 pf. Unbuffered mode (<BUF> = ) is the default configuration POWER-ON RESET CIRCUIT The internal Power-on Reset (POR) circuit monitors the power supply voltage ( ) during device operation. The circuit also ensures that the device powers up with high output impedance (<SHDN> =, typically 5 k. The devices will continue to have a highimpedance output until a valid write command is received, and the LDAC pin meets the input low threshold. If the power supply voltage is less than the POR threshold (V POR = 2.V, typical), the device will be held in its Reset state. It will remain in that state until >V POR and a subsequent write command is received. Figure 4-3 shows a typical power supply transient pulse and the duration required to cause a reset to occur, as well as the relationship between the duration and trip voltage. A.1 µf decoupling capacitor, mounted as close as possible to the pin, can provide additional transient immunity. Supply Voltages Transient Duration (µs) 5V FIGURE 4-3: Time Transients above the Transients below the - V POR V POR Transient Duration T A = V POR (V) Typical Transient Response. DS22248A-page 2 21 Microchip Technology Inc.
21 4.2.4 SHUTDOWN MODE The user can shut down the device by using a software command. During Shutdown mode, most of the internal circuits, including the output amplifier, are turned off for power savings. The serial interface remains active, thus allowing a write command to bring the device out of Shutdown mode. There will be no analog output at the pin, and the pin is internally switched to a known resistive load (5 k typical. Figure 4-4 shows the analog output stage during Shutdown mode. The device will remain in Shutdown mode until it receives a write command with <SHDN> bit = 1 and the bit is latched into the device. When the device is changed from Shutdown to Active mode, the output settling time takes less than 1 µs, but more than the standard active mode settling time (4.5 µs). OP Amp FIGURE 4-4: Mode. Power-Down Control Circuit Resistive String DAC Resistive Load 5 k Output Stage for Shutdown 21 Microchip Technology Inc. DS22248A-page 21
22 NOTES: DS22248A-page Microchip Technology Inc.
23 5. SERIAL INTERFACE 5.1 Overview The MCP491/4911/4921 devices are designed to interface directly with the Serial Peripheral Interface (SPI) port, which is available on many microcontrollers and supports Mode, and Mode 1,1. Commands and data are sent to the device via the SDI pin, with data being clocked-in on the rising edge of SCK. The communications are unidirectional, thus the data cannot be read out of the MCP491/4911/4921. The CS pin must be held low for the duration of a write command. The write command consists of 16 bits and is used to configure the DAC s control and data latches. Register 5-1 through Register 5-3 detail the input register that is used to configure and load the DAC register for each device. Figure 5-1 through Figure 5-3 show the write command for each device. Refer to Figure 1-1 and the SPI Timing Specifications Table for detailed input and output timing specifications for both Mode, and Mode 1,1 operation. 5.2 Write Command The write command is initiated by driving the CS pin low, followed by clocking the four Configuration bits and the 12 data bits into the SDI pin on the rising edge of SCK. The CS pin is then raised, causing the data to be latched into the DAC s input register. The MCP491/4911/4921 utilizes a double-buffered latch structure to allow the analog output to be synchronized with the LDAC pin, if desired. By bringing the LDAC pin down to a low state, the content stored in the DAC s input register is transferred into the DAC s output register ( ), and is updated. All writes to the MCP491/4911/4921 devices are 16-bit words. Any clocks past the 16th clock will be ignored. The Most Significant 4 bits are Configuration bits. The remaining 12 bits are data bits. No data can be transferred into the device with CS high. This transfer will only occur if 16 clocks have been transferred into the device. If the rising edge of CS occurs prior to that, shifting of data into the input register will be aborted. 21 Microchip Technology Inc. DS22248A-page 23
24 REGISTER 5-1: WRITE COMMAND REGISTER FOR MCP4921 (12-BIT DAC) W-x W-x W-x W- W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x BUF GA SHDN D11 D1 D9 D8 D7 D6 D5 D4 D3 D2 D1 D bit 15 bit REGISTER 5-2: WRITE COMMAND REGISTER FOR MCP4911 (1-BIT DAC) W-x W-x W-x W- W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x BUF GA SHDN D9 D8 D7 D6 D5 D4 D3 D2 D1 D x x bit 15 bit REGISTER 5-3: WRITE COMMAND REGISTER FOR MCP491 (8-BIT DAC) W-x W-x W-x W- W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x W-x BUF GA SHDN D7 D6 D5 D4 D3 D2 D1 D x x x x bit 15 bit Where: bit 15 = Write to DAC register 1 = Ignore this command bit 14 bit 13 bit 12 bit 11- BUF: V REF Input Buffer Control bit 1 = Buffered = Unbuffered GA: Output Gain Selection bit 1 = 1x ( = V REF * D/496) = 2x ( = 2 * V REF * D/496) SHDN: Output Shutdown Control bit 1 = Active mode operation. VOUT is available. = Shutdown the device. Analog output is not available. VOUT pin is connected to 5 k typical) D11:D: DAC Input Data bits. Bit x is ignored. Legend R = Readable bit W = Writable bit U = Unimplemented bit, read as -n = Value at POR 1 = bit is set = bit is cleared x = bit is unknown DS22248A-page Microchip Technology Inc.
25 CS SCK (Mode 1,1) (Mode,) config bits 12 data bits SDI BUF GA SHDN D11 D1 D9 D8 D7 D6 D5 D4 D3 D2 D1 D LDAC FIGURE 5-1: Write Command for MCP4921 (12-bit DAC). CS SCK (Mode 1,1) (Mode,) config bits 12 data bits SDI BUF GA SHDN D9 D8 D7 D6 D5 D4 D3 D2 D1 D X X LDAC FIGURE 5-2: Write Command for MCP4911 (1-bit DAC). Note: X are don t care bits. CS SCK (Mode 1,1) (Mode,) config bits 12 data bits SDI BUF GA SHDN D7 D6 D5 D4 D3 D2 D1 D X X X X LDAC FIGURE 5-3: Write Command for MCP491(8-bit DAC). Note: X are don t care bits. 21 Microchip Technology Inc. DS22248A-page 25
26 NOTES: DS22248A-page Microchip Technology Inc.
27 6. TYPICAL APPLICATIONS The MCP491/4911/4921 family devices are general purpose DACs intended to be used in applications where precision with low-power and moderate bandwidth is required. Applications generally suited for the devices are: Set Point or Offset Trimming Sensor Calibration Digitally-Controlled Multiplier/Divider Portable Instrumentation (Battery Powered) Motor Control Feedback Loop 6.1 Digital Interface The MCP491/4911/4921 devices utilize a 3-wire synchronous serial protocol to transfer the DAC s setup and output values from the digital source. The serial protocol can be interfaced to SPI or Microwire peripherals that are common on many microcontrollers, including Microchip s PIC MCUs and dspic DSCs. In addition to the three serial connections (CS, SCK and SDI), the LDAC pin synchronizes the analog output ( ) with the pin event. By bringing the LDAC pin down low, the DAC input code and settings in the input register are latched into the output register, and the analog output is updated. Figure 6-1 shows an example of the pin connections. Note that the LDAC pin can be tied low (V SS ) to reduce the required connections from 4 to 3 I/O pins. In this case, the DAC output can be immediately updated when a valid 16-clock transmission has been received and CS pin has been raised. 6.2 Power Supply Considerations The typical application will require a bypass capacitor in order to filter high-frequency noise. The noise can be induced onto the power supply's traces from various events such as digital switching or as a result of changes on the DAC's output. The bypass capacitor helps to minimize the effect of these noise sources. Figure 6-1 illustrates an appropriate bypass strategy. In this example, two bypass capacitors are used in parallel: (a).1 µf (ceramic) and (b) 1 µf (tantalum). These capacitors should be placed as close to the device power pin ( ) as possible (within 4 mm). The power source supplying these devices should be as clean as possible. If the application circuit has separate digital and analog power supplies, and V SS should reside on the analog plane. C1 = 1 µf C2 =.1 µf C1 V REF MCP49X1 AV SS FIGURE 6-1: Diagram. V REF SDI AV SS SDI Typical Connection 6.3 Layout Considerations CS 1 SDO SCK C1 C2 C1 C2 MCP49X1 LDAC CS PIC Microcontroller V SS Inductively-coupled AC transients and digital switching noises can degrade the input and output signal integrity, potentially reducing the device s performance. Careful board layout will minimize these effects and increase the Signal-to-Noise Ratio (SNR). Bench testing has shown that a multi-layer board utilizing a low-inductance ground plane, isolated inputs, and isolated outputs with proper decoupling, is critical for best performance. Particularly harsh environments may require shielding of critical signals. Breadboards and wire-wrapped boards are not recommended if low noise is desired. 21 Microchip Technology Inc. DS22248A-page 27
28 6.4 Single-Supply Operation The MCP491/4911/4921 devices are rail-to-rail voltage output DAC devices designed to operate with a range of 2.7V to 5.5V. Its output amplifier is robust enough to drive small signal loads directly. Therefore, it does not require an external output buffer for most applications DC SET POINT OR CALIBRATION A common application for DAC devices is digitally-controlled set points and/or calibration of variable parameters, such as sensor offset or slope. For example, the MCP4921 and MCP4922 provide 496 output steps. If the external voltage reference (V REF ) is 4.96V, the LSb size is 1 mv. If a smaller output step size is desired, a lower external voltage reference is needed Decreasing Output Step Size If the application is calibrating the bias voltage of a diode or transistor, a bias voltage range of.8v may be desired with about 2 µv resolution per step. Two common methods to achieve a.8v range is to either reduce V REF to.82v or use a voltage divider on the DAC s output. Using a V REF is an option if the V REF is available with the desired output voltage range. However, occasionally, when using a low-voltage V REF, the noise floor causes an SNR error that is intolerable. Using a voltage divider method is another option and provides some advantages when V REF needs to be very low or when the desired output voltage is not available. In this case, a larger value V REF is used while two resistors scale the output range down to the precise desired level. Example 6-1 illustrates this concept. Note that the bypass capacitor on the output of the voltage divider plays a critical function in attenuating the output noise of the DAC and the induced noise from the environment. MCP491 MCP4911 MCP4921 (a) Single Output DAC: (b) Dual Output DAC: MCP492 MCP4912 MCP4922 R SENSE V CC + V REF DAC R 1 V TRIP Comparator V O R 2.1 uf V CC SPI 3-wire V REF G D n = N R 2 V trip = R 1 + R 2 G = Gain selection (1x or 2x) D n = Digital value of DAC (-255) for MCP491/MCP492 = Digital value of DAC (-123) for MCP4911/MCP4912 = Digital value of DAC (-495) for MCP4921/MCP4922 N = DAC Bit Resolution EXAMPLE 6-1: EXAMPLE CIRCUIT OF SET POINT OR THRESHOLD CALIBRATION. DS22248A-page Microchip Technology Inc.
29 Building a Window DAC When calibrating a set point or threshold of a sensor, typically only a small portion of the DAC output range is utilized. If the LSb size is adequate enough to meet the application s accuracy needs, the unused range is sacrificed without consequences. If greater accuracy is needed, then the output range will need to be reduced to increase the resolution around the desired threshold. If the threshold is not near V REF or V SS, then creating a window around the threshold has several advantages. One simple method to create this window is to use a voltage divider network with a pull-up and pull-down resistor. Example 6-2 and Example 6-4 illustrate this concept. MCP491 MCP4911 MCP4921 (a) Single Output DAC: (b) Dual Output DAC: MCP492 MCP4912 MCP4922 V CC+ R sense V CC+ V REF DAC R 3 R 1 V trip Comparator SPI 3 R 2.1 µf V CC- V CC- V REF G D n = N G = Gain selection (1x or 2x) D n = Digital value of DAC (-255) for MCP491/MCP492 = Digital value of DAC (-123) for MCP4911/MCP4912 = Digital value of DAC (-495) for MCP4921/MCP4922 N = DAC Bit Resolution Thevenin Equivalent R R 2 R 3 23 = R 2 + R 3 V V CC+ R 2 + V CC- R 3 23 = R 2 + R 3 R 1 R 23 V O V R 23 + V 23 R 1 trip = R 2 + R 23 V 23 EXAMPLE 6-2: SINGLE-SUPPLY WINDOW DAC. 21 Microchip Technology Inc. DS22248A-page 29
30 6.5 Bipolar Operation Bipolar operation is achievable using the MCP491/ 4911/4921 family devices by using an external operational amplifier (op amp). This configuration is desirable due to the wide variety and availability of op amps. This allows a general purpose DAC, with its cost and availability advantages, to meet almost any desired output voltage range, power and noise performance. Example 6-3 illustrates a simple bipolar voltage source configuration. R 1 and R 2 allow the gain to be selected, while R 3 and R 4 shift the DAC's output to a selected offset. Note that R4 can be tied to V REF instead of V SS if a higher offset is desired. Note that a pull-up to V REF could be used, instead of R 4, if a higher offset is desired. (a) Single Output DAC: MCP491 MCP4911 MCP4921 (b) Dual Output DAC: MCP492 MCP4912 MCP4922 V REF SPI 3 DAC R 3 R 4 V REF R V 1 CC + V IN + V CC.1 µf V O V REF G D n = V R 4 IN+ = R 3 + R 4 R 2 V O = V IN V R DD R 1 2 N R 1 G = Gain selection (1x or 2x) D n = Digital value of DAC ( 255) for MCP491/MCP492 = Digital value of DAC ( 123) for MCP4911/MCP4912 = Digital value of DAC ( 495) for MCP4921/MCP4922 N = DAC Bit Resolution EXAMPLE 6-3: DIGITALLY-CONTROLLED BIPOLAR VOLTAGE SOURCE DESIGN EXAMPLE: DESIGN A BIPOLAR DAC USING EXAMPLE 6-3 WITH 12-BIT MCP4912 OR MCP4922 An output step magnitude of 1 mv with an output range of ±2.5V is desired for a particular application. The following steps show the details: 1. Calculate the range: +2.5V (-2.5V) = 4.1V. 2. Calculate the resolution needed: 4.1V/1 mv = 41 Since 2 12 = 496, 12-bit resolution is desired. 3. The amplifier gain (R 2 /R 1 ), multiplied by V REF, must be equal to the desired minimum output to achieve bipolar operation. Since any gain can be realized by choosing resistor values (R 1 +R 2 ), the V REF source needs to be determined first. If a V REF of 4.1V is used, solve for the gain by setting the DAC to, knowing that the output needs to be -2.5V. The equation can be simplified to: 4. Next, solve for R 3 and R 4 by setting the DAC to 496, knowing that the output needs to be +2.5V. R 4 2.5V +.5V = REF = R 3 + R 4 1.5V REF If R 4 = 2 k, then R 3 = 1 k R R = = V REF If R 1 = 2 k and R 2 = 1 k, the gain will be.5 R R 1 = DS22248A-page 3 21 Microchip Technology Inc.
31 6.6 Selectable Gain and Offset Bipolar Voltage Output Using DAC Devices In some applications, precision digital control of the output range is desirable. Example 6-4 illustrates how to use the DAC devices to achieve this in a bipolar or single-supply application. This circuit is typically used in Multiplier mode and is ideal for linearizing a sensor whose slope and offset varies. Refer to Section 6.9 Using Multiplier Mode for more information on Multiplier mode. The equation to design a bipolar window DAC would be utilized if R 3, R 4 and R 5 are populated. R 2 V REFA A R 1 V CC + DAC A V REFB DAC A (Gain Adjust) V CC + V O R 5 B R 3 DAC B SPI 3 DAC B (Offset Adjust) R 4.1uF V CC V CC A B = = V REFA G A V REFB G B D A N D B N V B R 4 + V CC- R 3 IN+ = R 3 + R 4 GX = Gain selection (1x or 2x) N = DAC Bit Resolution D A, D B = Digital value of DAC (-255) for MCP491/MCP492 = Digital value of DAC (-123) for MCP4911/MCP4912 = Digital value of DAC (-495) for MCP4912/MCP4922 R 2 V O = V IN V R OUTA R 1 R 1 Offset Adjust Gain Adjust Bipolar Window DAC using R 4 and R 5 Thevenin Equivalent V V CC+ R 4 + V CC- R 5 R 45 = R 4 R R 4 + R 45 = R 4 + R 5 V B R 45 + V 45 R 3 R IN+ = V R 3 + R O = V IN R V R OUTA 1 R 1 Offset Adjust Gain Adjust EXAMPLE 6-4: BIPOLAR VOLTAGE SOURCE WITH SELECTABLE GAIN AND OFFSET. 21 Microchip Technology Inc. DS22248A-page 31
32 6.7 Designing a Double-Precision DAC Example 6-5 illustrates how to design a single-supply voltage output capable of up to 24-bit resolution by using 12-bit DACs. This design is simply a voltage divider with a buffered output. As an example, if a similar application to the one developed in Section Design Example: Design a bipolar dac using example 6-3 with 12-bit MCP4912 or MCP4922 required a resolution of 1 µv instead of 1 mv and a range of V to 4.1V, then 12-bit resolution would not be adequate. 1. Calculate the resolution needed: 4.1V/1 µv = 4.1x 1 6. Since 2 22 = 4.2 x 1 6, 22-bit resolution is desired. Since DNL = ±.75 LSB, this design can be done with the MCP4921 or MCP Since the DAC B s B has a resolution of 1 mv, its output only needs to be pulled 1/1 to meet the 1 µv target. Dividing A by 1 would allow the application to compensate for DAC B s DNL error. 3. If R 2 is 1, then R 1 needs to be 1 k. 4. The resulting transfer function is not perfectly linear, as shown in the equation of Example 6-5. V REF V CC + DAC A A DAC A (Fine Adjust) R 1 >> R 2 R 1 V O DAC B B R 2.1 µf V CC SPI 3 DAC B (Course Adjust) A = D A V REFA G A V A R 2 + B R 1 O = R 1 + R 2 G = Gain selection (1x or 2x) D = Digital value of DAC (-496) B = D B V REFB G B EXAMPLE 6-5: SIMPLE, DOUBLE PRECISION DAC WITH MCP4921 OR MCP4922. DS22248A-page Microchip Technology Inc.
33 6.8 Building Programmable Current Source Example 6-6 shows an example for building a programmable current source using a voltage follower. The current sensor (sensor resistor) is used to convert the DAC voltage output into a digitally-selectable current source. Adding the resistor network from Example 6-2 would be advantageous in this application. The smaller R sense is, the less power is dissipated across it. However, this also reduces the resolution that the current can be controlled with. The voltage divider, or window, DAC configuration would allow the range to be reduced, thus increasing the resolution around the range of interest. When working with very small sensor voltages, plan on eliminating the amplifier s offset error by storing the DAC's setting under known sensor conditions. or V REF MCP491 MCP4911 MCP4921 (a) Single Output DAC: (b) Dual Output DAC: MCP492 MCP4912 MCP4922 V REF SPI DAC 3-wire V CC + V CC I b Load I L R SENSE I = I L b ---- I L = R sense where Common-Emitter Current Gain V REF G D n = N G = Gain select (1x or 2x) D n = Digital value of DAC (-255) for MCP491/MCP492 = Digital value of DAC (-123) for MCP4911/MCP4912 = Digital value of DAC (-495) for MCP4921/MCP4922 N = DAC Bit Resolution EXAMPLE 6-6: DIGITALLY-CONTROLLED CURRENT SOURCE. 21 Microchip Technology Inc. DS22248A-page 33
34 6.9 Using Multiplier Mode The MCP491/4911/4921 and MCP492/MCP4912/ MCP4922 family devices use external reference, and these devices are ideally suited for use as a multiplier/ divider in a signal chain. Common applications are: (a) precision programmable gain/attenuator amplifiers and (b) motor control feedback loops. The wide input range (V ) is in Unbuffered mode, and near rail-to-rail range in Buffered mode. Its bandwidth (> 4 khz), selectable 1x/2x gain and low power consumption give maximum flexibility to meet the application s needs. To configure the device for multiplier applications, connect the input signal to V REF and serially configure the DAC s input buffer, gain and output value. The DAC s output can utilize any of the examples from 6-1 to 6-6, depending on the application requirements. Example 6-7 is an illustration of how the DAC can operate in a motor control feedback loop. If the gain selection bit is configured for 1x mode (<GA> =1), the resulting input signal will be attenuated by D/2 n. With the 12-bit DAC (MCP4921 or MCP4922), if the gain is configured for 2x mode (<GA> =), codes less than 248 attenuate the signal, while codes greater than 248 gain the signal. A DAC provides significantly more gain/attenuation resolution when compared to typical programmable gain amplifiers. Adding an op amp to buffer the output, as illustrated in Examples 6-2 through 6-6, extends the output range and power to meet the precise needs of the application. V RPM_SET V RPM (a) Single Output DAC: MCP491 MCP4911 MCP4921 (b) Dual Output DAC: MCP492 MCP4912 MCP4922 V REF SPI 3 DAC Z FB V CC + + V CC R sense V REF G D n = N EXAMPLE 6-7: MULTIPLIER MODE USING V REF INPUT. DS22248A-page Microchip Technology Inc.
35 7. DEVELOPMENT SUPPORT 7.1 Evaluation & Demonstration Boards The Mixed Signal PICtail Board supports the MCP491/4911/4921 family of devices. Please refer to for further information on this product s capabilities and availability. 21 Microchip Technology Inc. DS22248A-page 35
36 NOTES: DS22248A-page Microchip Technology Inc.
37 8. PACKAGING INFORMATION 8.1 Package Marking Information 8-Lead DFN (2x3) Example: XXX YWW NN AHS Lead MSOP XXXXXX YWWNNN Example: 491E Lead PDIP (3 mil) XXXXXXXX XXXXXNNN YYWW Example: MCP491 E/P e Lead SOIC (15 mil) Example: XXXXXXXX XXXXYYWW NNN MCP491E SN e Legend: XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week 1 ) NNN e3 Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) * This package is Pb-free. The Pb-free JEDEC designator ( e3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. 21 Microchip Technology Inc. DS22248A-page 37
38 N D L b e N K E E2 EXPOSED PAD NOTE NOTE 1 D2 TOP VIEW BOTTOM VIEW A A3 A1 NOTE 2 DS22248A-page Microchip Technology Inc.
39 21 Microchip Technology Inc. DS22248A-page 39
40 D N E1 E NOTE e b A A2 c φ A1 L1 L DS22248A-page 4 21 Microchip Technology Inc.
41 Note: For the most current package drawings, please see the Microchip Packaging Specification located at 21 Microchip Technology Inc. DS22248A-page 41
42 D N e E E1 NOTE b h h α A A2 φ c A1 L L1 β DS22248A-page Microchip Technology Inc.
43 21 Microchip Technology Inc. DS22248A-page 43
44 N NOTE 1 E D E A A2 A1 L c b1 b e eb DS22248A-page Microchip Technology Inc.
45 APPENDIX A: REVISION HISTORY Revision A (April 21) Original Release of this Document. 21 Microchip Technology Inc. DS22248A-page 45
46 NOTES: DS22248A-page Microchip Technology Inc.
47 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PART NO. X /XX Device Temperature Range Package Device MCP491: 8-Bit Voltage Output DAC MCP491T: 8-Bit Voltage Output DAC (Tape and Reel) MCP4911: 1-Bit Voltage Output DAC MCP4911T: 1-Bit Voltage Output DAC (Tape and Reel) MCP4921: 12-Bit Voltage Output DAC MCP4921T: 12-Bit Voltage Output DAC (Tape and Reel) Temperature Range E = -4 C to +125 C (Extended) Package MC = 8-Lead Plastic Dual Flat, No Lead Package - 2x3x.9 mm Body (DFN) MS = 8-Lead Plastic Micro Small Outline (MSOP) SN = 8-Lead Plastic Small Outline - Narrow, 15 mil (SOIC) P = 8-Lead Plastic Dual In-Line (PDIP) Examples: a) MCP491-E/P: Extended temperature, PDIP package. b) MCP491-E/SN: Extended temperature, SOIC package. c) MCP491T-E/SN: Extended temperature, SOIC package Tape and Reel. d) MCP491-E/MS: Extended temperature, MSOP package. e) MCP491T-E/MS: Extended temperature, MSOP package Tape and Reel. f) MCP491-E/MC: Extended temperature, DFN package. g) MCP491T-E/MC:Extended temperature, DFN package Tape and Reel. h) MCP4911-E/P: Extended temperature, PDIP package. i) MCP4911-E/SN: Extended temperature, SOIC package. j) MCP4911T-E/SN: Extended temperature, SOIC package Tape and Reel. k) MCP4911-E/MS: Extended temperature, MSOP package. l) MCP4911T-E/MS: Extended temperature, MSOP package Tape and Reel. m) MCP4911-E/MC: Extended temperature, DFN package. n) MCP4911T-E/MC: Extended temperature, DFN package Tape and Reel. o) MCP4921-E/P: Extended temperature, PDIP package. p) MCP4921-E/SL: Extended temperature, SOIC package. q) MCP4921T-E/SL: Extended temperature, SOIC package Tape and Reel. r) MCP4921-E/MS: Extended temperature, MSOP package. s) MCP4921T-E/MS: Extended temperature, MSOP package Tape and Reel. t) MCP4921-E/MC: Extended temperature, DFN package. u) MCP4921T-E/MC:Extended temperature, DFN package Tape and Reel. 21 Microchip Technology Inc. DS22248A-page 47
48 NOTES: DS22248A-page Microchip Technology Inc.
49 Note the following details of the code protection feature on Microchip devices: Microchip products meet the specification contained in their particular Microchip Data Sheet. Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. Microchip is willing to work with the customer who is concerned about the integrity of their code. Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as unbreakable. Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. Trademarks The Microchip name and logo, the Microchip logo, dspic, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC 32 logo, rfpic and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dspicdem, dspicdem.net, dspicworks, dsspeak, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mtouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rflab, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. 21, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: Microchip received ISO/TS-16949:22 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company s quality system processes and procedures are for its PIC MCUs and dspic DSCs, KEELOQ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip s quality system for the design and manufacture of development systems is ISO 91:2 certified. 21 Microchip Technology Inc. DS22248A-page 49
50 WORLDWIDE SALES AND SERVICE AMERICAS Corporate Office 2355 West Chandler Blvd. Chandler, AZ Tel: Fax: Technical Support: Web Address: Atlanta Duluth, GA Tel: Fax: Boston Westborough, MA Tel: Fax: Chicago Itasca, IL Tel: Fax: Cleveland Independence, OH Tel: Fax: Dallas Addison, TX Tel: Fax: Detroit Farmington Hills, MI Tel: Fax: Kokomo Kokomo, IN Tel: Fax: Los Angeles Mission Viejo, CA Tel: Fax: Santa Clara Santa Clara, CA Tel: Fax: Toronto Mississauga, Ontario, Canada Tel: Fax: ASIA/PACIFIC Asia Pacific Office Suites , 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: Fax: Australia - Sydney Tel: Fax: China - Beijing Tel: Fax: China - Chengdu Tel: Fax: China - Chongqing Tel: Fax: China - Hong Kong SAR Tel: Fax: China - Nanjing Tel: Fax: China - Qingdao Tel: Fax: China - Shanghai Tel: Fax: China - Shenyang Tel: Fax: China - Shenzhen Tel: Fax: China - Wuhan Tel: Fax: China - Xian Tel: Fax: China - Xiamen Tel: Fax: China - Zhuhai Tel: Fax: ASIA/PACIFIC India - Bangalore Tel: Fax: India - New Delhi Tel: Fax: India - Pune Tel: Fax: Japan - Yokohama Tel: Fax: Korea - Daegu Tel: Fax: Korea - Seoul Tel: Fax: or Malaysia - Kuala Lumpur Tel: Fax: Malaysia - Penang Tel: Fax: Philippines - Manila Tel: Fax: Singapore Tel: Fax: Taiwan - Hsin Chu Tel: Fax: Taiwan - Kaohsiung Tel: Fax: Taiwan - Taipei Tel: Fax: Thailand - Bangkok Tel: Fax: EUROPE Austria - Wels Tel: Fax: Denmark - Copenhagen Tel: Fax: France - Paris Tel: Fax: Germany - Munich Tel: Fax: Italy - Milan Tel: Fax: Netherlands - Drunen Tel: Fax: Spain - Madrid Tel: Fax: UK - Wokingham Tel: Fax: /5/1 DS22248A-page 5 21 Microchip Technology Inc.
FEATURES DESCRIPTIO APPLICATIO S. LTC1451 LTC1452/LTC1453 12-Bit Rail-to-Rail Micropower DACs in SO-8 TYPICAL APPLICATIO
12-Bit Rail-to-Rail Micropower DACs in SO-8 FEATRES 12-Bit Resolution Buffered True Rail-to-Rail Voltage Output 3V Operation (LTC1453), I CC : 250µA Typ 5V Operation (), I CC : 400µA Typ 3V to 5V Operation
TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features
DATASHEET ICS280 Description The ICS280 field programmable spread spectrum clock synthesizer generates up to four high-quality, high-frequency clock outputs including multiple reference clocks from a low-frequency
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter Description: The NTE2053 is a CMOS 8 bit successive approximation Analog to Digital converter in a 20 Lead DIP type package which uses a differential
ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET
DATASHEET ICS514 Description The ICS514 LOCO TM is the most cost effective way to generate a high-quality, high-frequency clock output from a 14.31818 MHz crystal or clock input. The name LOCO stands for
MCP3426/7/8. 16-Bit, Multi-Channel ΔΣ Analog-to-Digital Converter with I 2 C Interface and On-Board Reference. Features.
16-Bit, Multi-Channel ΔΣ Analog-to-Digital Converter with I 2 C Interface and On-Board Reference Features 16-bit ΔΣ ADC with Differential Inputs: - 2 channels: MCP3426 and MCP3427-4 channels: MCP3428 Differential
MCP3550/1/3. Low-Power, Single-Channel 22-Bit Delta-Sigma ADCs. Features. Description. Applications. Package Types: Block Diagram
Low-Power, Single-Channel -Bit Delta-Sigma ADCs Features -bit ADC in Small 8-pin MSOP Package with Automatic Internal Offset and Gain Calibration Low-Output Noise of.5 µv RMS with Effective Resolution
ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram
Quad PLL with VCXO Quick Turn Clock Description The ICS379 QTClock TM generates up to 9 high quality, high frequency clock outputs including a reference from a low frequency pullable crystal. It is designed
DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS
INTEGRATED CIRCUITS DATA SHEET File under Integrated Circuits, IC01 February 1991 FEATURES Low distortion 16-bit dynamic range 4 oversampling possible Single 5 V power supply No external components required
DESCRIPTIO FEATURES FU CTIO AL BLOCK DIAGRA. LTC1655/LTC1655L 16-Bit Rail-to-Rail Micropower DACs in. SO-8 Package APPLICATIO S
FEATRES 16-Bit Monotonicity Over Temperature Deglitched Rail-to-Rail Voltage Output SO-8 Package I CC(TYP) : 6µA Internal Reference:.48V (LTC1655) 1.5V (LTC1655L) Maximum DNL Error: ±1LSB Settling Time:
High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/461-3113 FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection
a FEATURES High Common-Mode Rejection DC: 00 db typ 60 Hz: 00 db typ 20 khz: 70 db typ 40 khz: 62 db typ Low Distortion: 0.00% typ Fast Slew Rate: 9.5 V/ s typ Wide Bandwidth: 3 MHz typ Low Cost Complements
Rail-to-Rail, High Output Current Amplifier AD8397
Rail-to-Rail, High Output Current Amplifier AD8397 FEATURES Dual operational amplifier Voltage feedback Wide supply range from 3 V to 24 V Rail-to-rail output Output swing to within.5 V of supply rails
ICS650-44 SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET
DATASHEET ICS650-44 Description The ICS650-44 is a spread spectrum clock synthesizer intended for video projector and digital TV applications. It generates three copies of an EMI optimized 50 MHz clock
Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +1024 C)
19-2235; Rev 1; 3/02 Cold-Junction-Compensated K-Thermocoupleto-Digital General Description The performs cold-junction compensation and digitizes the signal from a type-k thermocouple. The data is output
MCP4017/18/19. 7-Bit Single I 2 C Digital POT with Volatile Memory in SC70. Package Types. Features. Device Features. Rheostat
7-Bit Single I 2 C Digital POT with Volatile Memory in SC7 Features Potentiometer or Rheostat configuration options 7-bit: Resistor Network Resolution - 127 Resistors (128 Steps) Zero Scale to Full Scale
Features. Ordering Information. * Underbar marking may not be to scale. Part Identification
MIC86 Teeny Ultra Low Power Op Amp General Description The MIC86 is a rail-to-rail output, input common-mode to ground, operational amplifier in Teeny SC7 packaging. The MIC86 provides 4kHz gain-bandwidth
12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER
For most current data sheet and other product information, visit www.burr-brown.com 12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER FEATURES SINGLE SUPPLY: 2.7V to 5V 4-CHANNEL INPUT
High Speed, Low Power Dual Op Amp AD827
a FEATURES High Speed 50 MHz Unity Gain Stable Operation 300 V/ms Slew Rate 120 ns Settling Time Drives Unlimited Capacitive Loads Excellent Video Performance 0.04% Differential Gain @ 4.4 MHz 0.198 Differential
High Speed, Low Cost, Triple Op Amp ADA4861-3
High Speed, Low Cost, Triple Op Amp ADA486-3 FEATURES High speed 73 MHz, 3 db bandwidth 625 V/μs slew rate 3 ns settling time to.5% Wide supply range: 5 V to 2 V Low power: 6 ma/amplifier. db flatness:
AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)
Features General Description Wide supply Voltage range: 2.0V to 36V Single or dual supplies: ±1.0V to ±18V Very low supply current drain (0.4mA) independent of supply voltage Low input biasing current:
High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203
a FEATURES kb Transmission Rate ADM: Small (. F) Charge Pump Capacitors ADM3: No External Capacitors Required Single V Power Supply Meets EIA-3-E and V. Specifications Two Drivers and Two Receivers On-Board
Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND
DATASHEET IDT5P50901/2/3/4 Description The IDT5P50901/2/3/4 is a family of 1.8V low power, spread spectrum clock generators capable of reducing EMI radiation from an input clock. Spread spectrum technique
Precision, Unity-Gain Differential Amplifier AMP03
a FEATURES High CMRR: db Typ Low Nonlinearity:.% Max Low Distortion:.% Typ Wide Bandwidth: MHz Typ Fast Slew Rate: 9.5 V/ s Typ Fast Settling (.%): s Typ Low Cost APPLICATIONS Summing Amplifiers Instrumentation
Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER
Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER FEATURES HIGH GAIN-BANDWIDTH: 35MHz LOW INPUT NOISE: 1nV/ Hz HIGH SLEW RATE: V/µs FAST SETTLING: 24ns to.1% FET INPUT: I B = 5pA max HIGH OUTPUT
PIN CONFIGURATION FEATURES ORDERING INFORMATION ABSOLUTE MAXIMUM RATINGS. D, F, N Packages
DESCRIPTION The µa71 is a high performance operational amplifier with high open-loop gain, internal compensation, high common mode range and exceptional temperature stability. The µa71 is short-circuit-protected
PS323. Precision, Single-Supply SPST Analog Switch. Features. Description. Block Diagram, Pin Configuration, and Truth Table. Applications PS323 PS323
Features ÎÎLow On-Resistance (33-ohm typ.) Minimizes Distortion and Error Voltages ÎÎLow Glitching Reduces Step Errors in Sample-and-Holds. Charge Injection, 2pC typ. ÎÎSingle-Supply Operation (+2.5V to
28V, 2A Buck Constant Current Switching Regulator for White LED
28V, 2A Buck Constant Current Switching Regulator for White LED FP7102 General Description The FP7102 is a PWM control buck converter designed to provide a simple, high efficiency solution for driving
Supertex inc. HV256. 32-Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit
32-Channel High Voltage Amplifier Array Features 32 independent high voltage amplifiers 3V operating voltage 295V output voltage 2.2V/µs typical output slew rate Adjustable output current source limit
DS1621 Digital Thermometer and Thermostat
Digital Thermometer and Thermostat www.dalsemi.com FEATURES Temperature measurements require no external components Measures temperatures from 55 C to +125 C in 0.5 C increments. Fahrenheit equivalent
12-Bit Serial Daisy-Chain CMOS D/A Converter DAC8143
a FEATURES Fast, Flexible, Microprocessor Interfacing in Serially Controlled Systems Buffered Digital Output Pin for Daisy-Chaining Multiple DACs Minimizes Address-Decoding in Multiple DAC Systems Three-Wire
SPREAD SPECTRUM CLOCK GENERATOR. Features
DATASHEET ICS7152 Description The ICS7152-01, -02, -11, and -12 are clock generators for EMI (Electro Magnetic Interference) reduction (see below for frequency ranges and multiplier ratios). Spectral peaks
High-Speed, Low-Power, 3V/5V, Rail-to-Rail, Single-Supply Comparators MAX941/MAX942/ MAX944. General Description. Features. Ordering Information
General Description The MAX941/MAX94/ are single/dual/quad highspeed comparators optimized for systems powered from a 3V or 5V supply. These devices combine high speed, low power, and rail-to-rail inputs.
LTC1658 14-Bit Rail-to-Rail Micropower DAC in MSOP DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION
-Bit Rail-to-Rail Micropower DAC in MSOP FEATRES -Bit Resolution 8-Lead MSOP Package Buffered True Rail-to-Rail Voltage Output V or V Single Supply Operation Very Low Power: I CC(TYP) = 7µA Power-On Reset
DS1721 2-Wire Digital Thermometer and Thermostat
www.dalsemi.com FEATURES Temperature measurements require no external components with ±1 C accuracy Measures temperatures from -55 C to +125 C; Fahrenheit equivalent is -67 F to +257 F Temperature resolution
Advanced Monolithic Systems
Advanced Monolithic Systems FEATURES Three Terminal Adjustable or Fixed oltages* 1.5, 1.8, 2.5, 2.85, 3.3 and 5. Output Current of 1A Operates Down to 1 Dropout Line Regulation:.2% Max. Load Regulation:.4%
Programmable Single-/Dual-/Triple- Tone Gong SAE 800
Programmable Single-/Dual-/Triple- Tone Gong Preliminary Data SAE 800 Bipolar IC Features Supply voltage range 2.8 V to 18 V Few external components (no electrolytic capacitor) 1 tone, 2 tones, 3 tones
R EXT THERMISTOR. Maxim Integrated Products 1
19-2219; Rev 0; 2/02 Thermistor-to-Digital Converter General Description The converts an external thermistor s temperature-dependent resistance directly into digital form. The thermistor and an external
Serial Input, Voltage Output 12-/14-Bit Digital-to-Analog Converters AD5530/AD5531
Serial Input, Voltage Output 2-/4-Bit Digital-to-Analog Converters AD553/AD553 FEATURES FUNCTIONAL BLOCK DIAGRAM Pin-compatible 2-, 4-bit digital-to-analog converters Serial input, voltage output Maximum
www.jameco.com 1-800-831-4242
Distributed by: www.jameco.com 1-800-831-4242 The content and copyrights of the attached material are the property of its owner. LF411 Low Offset, Low Drift JFET Input Operational Amplifier General Description
DS1307ZN. 64 x 8 Serial Real-Time Clock
DS137 64 x 8 Serial Real-Time Clock www.maxim-ic.com FEATURES Real-time clock (RTC) counts seconds, minutes, hours, date of the month, month, day of the week, and year with leap-year compensation valid
450 µa, 5 MHz Rail-to-Rail Op Amp MCP6282 PDIP, SOIC, MSOP V OUTA 1 MCP6281 PDIP, SOIC, MSOP 5 V DD 2 V INA + 3 MCP6284 PDIP, SOIC, TSSOP V OUTA
450 µa, 5 MHz Rail-to-Rail Op Amp Features Gain Bandwidth Product: 5 MHz (typical) Supply Current: I Q = 450 µa (typical) Supply Voltage: 2.2V to 6.0V Rail-to-Rail Input/Output Extended Temperature Range:
LDS8720. 184 WLED Matrix Driver with Boost Converter FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT
184 WLED Matrix Driver with Boost Converter FEATURES High efficiency boost converter with the input voltage range from 2.7 to 5.5 V No external Schottky Required (Internal synchronous rectifier) 250 mv
AS2815. 1.5A Low Dropout Voltage Regulator Adjustable & Fixed Output, Fast Response
1.5A Low Dropout oltage Regulator Adjustable & Fixed Output, Fast Response FEATURES Adjustable Output Down To 1.2 Fixed Output oltages 1.5, 2.5, 3.3, 5.0 Output Current of 1.5A Low Dropout oltage 1.1 Typ.
High Speed, Low Power Monolithic Op Amp AD847
a FEATURES Superior Performance High Unity Gain BW: MHz Low Supply Current:.3 ma High Slew Rate: 3 V/ s Excellent Video Specifications.% Differential Gain (NTSC and PAL).9 Differential Phase (NTSC and
MAX14760/MAX14762/MAX14764 Above- and Below-the-Rails Low-Leakage Analog Switches
19-652; Rev 1; 8/12 EVALUATION KIT AVAILABLE MAX1476// General Description The MAX1476// analog switches are capable of passing bipolar signals that are beyond their supply rails. These devices operate
FM75 Low-Voltage Two-Wire Digital Temperature Sensor with Thermal Alarm
Low-Voltage Two-Wire Digital Temperature Sensor with Thermal Alarm Features User Configurable to 9, 10, 11 or 12-bit Resolution Precision Calibrated to ±1 C, 0 C to 100 C Typical Temperature Range: -40
TL084 TL084A - TL084B
A B GENERAL PURPOSE JFET QUAD OPERATIONAL AMPLIFIERS WIDE COMMONMODE (UP TO V + CC ) AND DIFFERENTIAL VOLTAGE RANGE LOW INPUT BIAS AND OFFSET CURRENT OUTPUT SHORTCIRCUIT PROTECTION HIGH INPUT IMPEDANCE
1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET
DATASHEET 1 TO 4 CLOCK BUFFER ICS551 Description The ICS551 is a low cost, high-speed single input to four output clock buffer. Part of IDT s ClockBlocks TM family, this is our lowest cost, small clock
TS321 Low Power Single Operational Amplifier
SOT-25 Pin Definition: 1. Input + 2. Ground 3. Input - 4. Output 5. Vcc General Description The TS321 brings performance and economy to low power systems. With high unity gain frequency and a guaranteed
HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.
HA5104/883 April 2002 Features This Circuit is Processed in Accordance to MILSTD 883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. Low Input Noise Voltage Density at 1kHz. 6nV/ Hz (Max)
3 V/5 V Low Power, Synchronous Voltage-to-Frequency Converter AD7740*
a FEATURES Synchronous Operation Full-Scale Frequency Set by External System Clock 8-Lead SOT-23 and 8-Lead MSOP Packages 3 V or 5 V Operation Low Power: 3 mw (Typ) Nominal Input Range: 0 to V REF True
+5 V Powered RS-232/RS-422 Transceiver AD7306
a FEATURES RS- and RS- on One Chip Single + V Supply. F Capacitors Short Circuit Protection Excellent Noise Immunity Low Power BiCMOS Technology High Speed, Low Skew RS- Operation C to + C Operations APPLICATIONS
2.7 V to 5.5 V, Serial-Input, Voltage-Output, 16-Bit DACs AD5541/AD5542
Data Sheet FEATURES Full 16-bit performance 3 V and 5 V single-supply operation Low.625 mw power dissipation 1 µs settling time Unbuffered voltage output capable of driving 6 kω loads directly SPI-/QSPI-/MICROWIRE-compatible
SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS
SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS 8 TO 35 V OPERATION 5.1 V REFERENCE TRIMMED TO ± 1 % 100 Hz TO 500 KHz OSCILLATOR RANGE SEPARATE OSCILLATOR SYNC TERMINAL ADJUSTABLE DEADTIME CONTROL INTERNAL
Description. 5k (10k) - + 5k (10k)
THAT Corporation Low Noise, High Performance Microphone Preamplifier IC FEATURES Excellent noise performance through the entire gain range Exceptionally low THD+N over the full audio bandwidth Low power
DS1621 Digital Thermometer and Thermostat
www.maxim-ic.com FEATURES Temperature measurements require no external components Measures temperatures from -55 C to +125 C in 0.5 C increments. Fahrenheit equivalent is -67 F to 257 F in 0.9 F increments
TSV6290, TSV6290A, TSV6291, TSV6291A
Micropower with high merit factor CMOS operational amplifiers Features Low supply voltage: 1.5 V 5.5 V Rail-to-rail input and output Low input offset voltage: 800 µv max (A version) Low power consumption:
LM2704 Micropower Step-up DC/DC Converter with 550mA Peak Current Limit
Micropower Step-up DC/DC Converter with 550mA Peak Current Limit General Description The LM2704 is a micropower step-up DC/DC in a small 5-lead SOT-23 package. A current limited, fixed off-time control
HT9170 DTMF Receiver. Features. General Description. Selection Table
DTMF Receiver Features Operating voltage: 2.5V~5.5V Minimal external components No external filter is required Low standby current (on power down mode) General Description The HT9170 series are Dual Tone
Digital to Analog Converter. Raghu Tumati
Digital to Analog Converter Raghu Tumati May 11, 2006 Contents 1) Introduction............................... 3 2) DAC types................................... 4 3) DAC Presented.............................
High Voltage Current Shunt Monitor AD8212
High Voltage Current Shunt Monitor AD822 FEATURES Adjustable gain High common-mode voltage range 7 V to 65 V typical 7 V to >500 V with external pass transistor Current output Integrated 5 V series regulator
AAT3520/2/4 MicroPower Microprocessor Reset Circuit
General Description Features PowerManager The AAT3520 series of PowerManager products is part of AnalogicTech's Total Power Management IC (TPMIC ) product family. These microprocessor reset circuits are
MM74HC4538 Dual Retriggerable Monostable Multivibrator
MM74HC4538 Dual Retriggerable Monostable Multivibrator General Description The MM74HC4538 high speed monostable multivibrator (one shots) is implemented in advanced silicon-gate CMOS technology. They feature
CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660
CMOS Switched-Capacitor Voltage Converters ADM66/ADM866 FEATURES ADM66: Inverts or Doubles Input Supply Voltage ADM866: Inverts Input Supply Voltage ma Output Current Shutdown Function (ADM866) 2.2 F or
AP1509. 150KHz, 2A PWM BUCK DC/DC CONVERTER. Description. Pin Assignments V IN. Applications. Features. (Top View) GND GND. Output AP1509 GND GND
Description Pin Assignments The series are monolithic IC designed for a stepdown DC/DC converter, and own the ability of driving a 2A load without additional transistor. It saves board space. The external
LF442 Dual Low Power JFET Input Operational Amplifier
LF442 Dual Low Power JFET Input Operational Amplifier General Description The LF442 dual low power operational amplifiers provide many of the same AC characteristics as the industry standard LM1458 while
A Collection of Differential to Single-Ended Signal Conditioning Circuits for Use with the LTC2400, a 24-Bit No Latency Σ ADC in an SO-8
Application Note August 999 A Collection of Differential to Single-Ended Signal Conditioning Circuits for Use with the LTC00, a -Bit No Latency Σ ADC in an SO- By Kevin R. Hoskins and Derek V. Redmayne
Model AD558J AD558K AD558S 1 AD558T 1 Min Typ Max Min Typ Max Min Typ Max Min Typ Max Units
SPECIFICATIONS (@ T A = +25 C, V CC = +5 V to + V unless otherwise noted) Model J K S 1 T 1 Min Typ Max Min Typ Max Min Typ Max Min Typ Max Units RESOLUTION Bits RELATIVE ACCURACY 2 0 C to +70 C ±1/2 ±1/4
TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:
Low-power single CMOS timer Description Datasheet - production data The TS555 is a single CMOS timer with very low consumption: Features SO8 (plastic micropackage) Pin connections (top view) (I cc(typ)
PowerAmp Design. PowerAmp Design PAD135 COMPACT HIGH VOLATGE OP AMP
PowerAmp Design COMPACT HIGH VOLTAGE OP AMP Rev G KEY FEATURES LOW COST SMALL SIZE 40mm SQUARE HIGH VOLTAGE 200 VOLTS HIGH OUTPUT CURRENT 10A PEAK 40 WATT DISSIPATION CAPABILITY 200V/µS SLEW RATE APPLICATIONS
ICL232. +5V Powered, Dual RS-232 Transmitter/Receiver. Description. Features. Ordering Information. Applications. Functional Diagram.
ICL August V Powered, Dual RS Transmitter/Receiver Features Meets All RSC and V. Specifications Requires Only Single V Power Supply Onboard Voltage Doubler/Inverter Low Power Consumption Drivers ±V Output
Dual 20W Audio Power Amplifier with Mute and Standby Modes
LM1876 Overture Audio Power Amplifier Series Dual 20W Audio Power Amplifier with Mute and Standby Modes General Description The LM1876 is a stereo audio amplifier capable of delivering typically 20W per
24-Channel Automotive Switch Monitor
9-4464; Rev ; 2/9 EVALUATION KIT AVAILABLE 24-Channel Automotive Switch Monitor General Description The is a 24-channel automotive contact monitor designed as an interface between mechanical switches and
7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18
18 CHANNELS LED DRIVER GENERAL DESCRIPTION IS31FL3218 is comprised of 18 constant current channels each with independent PWM control, designed for driving LEDs. The output current of each channel can be
Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)
Use and Application of Output Limiting Amplifiers (HFA111, HFA110, HFA11) Application Note November 1996 AN96 Introduction Amplifiers with internal voltage clamps, also known as limiting amplifiers, have
LC 2 MOS Signal Conditioning ADC with RTD Excitation Currents AD7711
FEATURES Charge-Balancing ADC 24 Bits, No Missing Codes 0.0015% Nonlinearity 2-Channel Programmable Gain Front End Gains from 1 to 128 1 Differential Input 1 Single-Ended Input Low-Pass Filter with Programmable
LF412 Low Offset Low Drift Dual JFET Input Operational Amplifier
LF412 Low Offset Low Drift Dual JFET Input Operational Amplifier General Description These devices are low cost high speed JFET input operational amplifiers with very low input offset voltage and guaranteed
Variable Resolution, 10-Bit to 16-Bit R/D Converter with Reference Oscillator AD2S1210-EP
Variable Resolution, -Bit to -Bit R/D Converter with Reference Oscillator ADS-EP FEATURES Complete monolithic resolver-to-digital converter 35 rps maximum tracking rate (-bit resolution) ±.5 arc minutes
TDA7448 6 CHANNEL VOLUME CONTROLLER 1 FEATURES 2 DESCRIPTION. Figure 1. Package
6 CHANNEL CONTROLLER FEATURES 6 CHANNEL INPUTS 6 CHANNEL OUTPUTS ATTENUATION RANGE OF 0 TO -79dB CONTROL IN.0dB STEPS 6 CHANNEL INDEPENDENT CONTROL ALL FUNCTION ARE PROGRAMMABLE VIA SERIAL BUS DESCRIPTION
MUSES8920. High Quality Audio J-FET Input Dual Operational Amplifier - 1 -
MUSES89 High Quality Audio J-FET Input Dual Operational Amplifier GENERAL DESCRIPTION The MUSES89 is a high quality Audio J-FET input dual operational amplifier. This is a mass production model of MUSES
Features. Applications
LM555 Timer General Description The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the
Spread-Spectrum Crystal Multiplier DS1080L. Features
Rev 1; 3/0 Spread-Spectrum Crystal Multiplier General Description The is a low-jitter, crystal-based clock generator with an integrated phase-locked loop (PLL) to generate spread-spectrum clock outputs
TLI4946. Datasheet TLI4946K, TLI4946-2K, TLI4946-2L. Sense and Control. May 2009
May 2009 TLI4946 High Precision Hall Effect Latches for Industrial and Consumer Applications TLI4946K, TLI4946-2K, TLI4946-2L Datasheet Rev. 1.0 Sense and Control Edition 2009-05-04 Published by Infineon
STLQ015. 150 ma, ultra low quiescent current linear voltage regulator. Description. Features. Application
150 ma, ultra low quiescent current linear voltage regulator Description Datasheet - production data Features SOT23-5L Input voltage from 1.5 to 5.5 V Very low quiescent current: 1.0 µa (typ.) at no load
LM118/LM218/LM318 Operational Amplifiers
LM118/LM218/LM318 Operational Amplifiers General Description The LM118 series are precision high speed operational amplifiers designed for applications requiring wide bandwidth and high slew rate. They
Features INVERTING. 0.6mA NONINVERTING INVERTING. 0.6mA NONINVERTING
MIC442/442/4428 Dual 1.A-Peak Low-Side MOSFET Driver General Description The MIC442/442/4428 family are highly-reliable dual lowside MOSFET drivers fabricated on a BiCMOS/DMOS process for low power consumption
Pulse Width Modulation Amplifiers EQUIVALENT CIRCUIT DIAGRAM. 200mV + - SMART CONTROLLER .01F OSC Q3. 2200pF
Pulse Width Modulation Amplifiers MSA MSA FEATURES LOW COST HIGH VOLTAGE VOLTS HIGH OUTPUT CURRENT AMPS kw OUTPUT CAPABILITY VARIABLE SWITCHING FREQUEY APPLICATIONS BRUSH MOTOR CONTROL MRI MAGNETIC BEARINGS
ICS650-01 SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET
DATASHEET ICS650-01 Description The ICS650-01 is a low-cost, low-jitter, high-performance clock synthesizer for system peripheral applications. Using analog/digital Phase-Locked Loop (PLL) techniques,
LTC1390 8-Channel Analog Multiplexer with Serial Interface U DESCRIPTIO
FEATRES -Wire Serial Digital Interface Data Retransmission Allows Series Connection with Serial A/D Converters Single V to ±V Supply Operation Analog Inputs May Extend to Supply Rails Low Charge Injection
INTEGRATED CIRCUITS DATA SHEET. TDA7000 FM radio circuit. Product specification File under Integrated Circuits, IC01
INTEGRATED CIRCUITS DATA SHEET File under Integrated Circuits, IC01 May 1992 GENERAL DESCRIPTION The is a monolithic integrated circuit for mono FM portable radios, where a minimum on peripheral components
Features. V PP IN V CC3 IN V CC5 IN (opt) EN0 EN1 MIC2562
MIC2562A /CardBus Socket Power Controller General Description The MIC2562A (Personal Computer Memory Card International Association) and CardBus power controller handles all PC Card slot power supply pins,
AP1506. 150KHz, 3A PWM BUCK DC/DC CONVERTER. Pin Assignments. Description. Features. Applications. ( Top View ) 5 SD 4 FB 3 Gnd 2 Output 1 V IN
Description Pin Assignments The series are monolithic IC designed for a stepdown DC/DC converter, and own the ability of driving a 3A load without external transistor. Due to reducing the number of external
DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control
August 1986 Revised February 1999 DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control General Description The DM74LS191 circuit is a synchronous, reversible, up/ down counter. Synchronous operation
ADC12041 ADC12041 12-Bit Plus Sign 216 khz Sampling Analog-to-Digital Converter
ADC12041 ADC12041 12-Bit Plus Sign 216 khz Sampling Analog-to-Digital Converter Literature Number: SNAS106 ADC12041 12-Bit Plus Sign 216 khz Sampling Analog-to-Digital Converter General Description Operating
Application of Rail-to-Rail Operational Amplifiers
Application Report SLOA039A - December 1999 Application of Rail-to-Rail Operational Amplifiers Andreas Hahn Mixed Signal Products ABSTRACT This application report assists design engineers to understand
DESCRIPTIO. LT1226 Low Noise Very High Speed Operational Amplifier
FEATRES Gain of Stable GHz Gain Bandwidth V/µs Slew Rate.6nV/ Hz Input Noise Voltage V/mV Minimum DC Gain, R L = Ω mv Maximum Input Offset Voltage ±V Minimum Output Swing into Ω ide Supply Range ±.V to
SC728/SC729. 2A Low Vin, Very Low Ron Load Switch. POWER MANAGEMENT Features. Description. Applications. Typical Application Circuit SC728 / SC729
POWER MANAGEMT Features Input Voltage Range 1.1V to 2A Continuous Output Current Ultra-Low Ron 36mΩ Automatic Output Discharge Circuit Fast Turn-on Option With No Output Discharge Circuit SC728 Extended
2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS557-06. Features
DATASHEET 2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS557-06 Description The ICS557-06 is a two to four differential clock mux designed for use in PCI-Express applications. The device selects one of the
Low Power, Wide Supply Range, Low Cost Unity-Gain Difference Amplifiers AD8276/AD8277
Data Sheet Low Power, Wide Supply Range, Low Cost Unity-Gain Difference Amplifiers AD87/AD877 FEATURES Wide input range beyond supplies Rugged input overvoltage protection Low supply current: μa maximum
ZL40221 Precision 2:6 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet
Features Inputs/Outputs Accepts two differential or single-ended inputs LVPECL, LVDS, CML, HCSL, LVCMOS Glitch-free switching of references On-chip input termination and biasing for AC coupled inputs Six
