Xilinx Advanced Packaging
|
|
|
- Susan Garrett
- 10 years ago
- Views:
Transcription
1
2 Xilinx Advanced Packaging Electronic packages are the interconnect housings for semiconductor devices. They provide electrical interconnections between the IC and the board, and they efficiently remove the heat generated by the device. evice feature sizes are constantly shrinking, resulting in an increased number of available transistors. Today s submicron technology is also enabling large scale functional integration, moving toward system on-a-chipsolutions. To keep pace with these new advancements in silicon technologies, semiconductor packages have also evolved to provide improved device functionality and performance. In addition, electronic packages must address the high pin counts, reduced pitch, and form factor requirements that today s advanced applications demand. At the same time, packages must be reliable and cost effective. Packaging Technology at Xilinx At Xilinx, a wide range of leaded as well as array packages have been developed to meet the design and performance requirements of today s advanced IC devices. Xilinx advanced package offerings, such as standard overmolded PBGAs, thermally enhanced Cavity-down BGAs, high performance Flip-Chip BGAs and Flip-Chip CCGAs, Quad Flat No-Lead packages, and small form factor CSPs (Chip Scale Packages) are offered to address various pin counts and density requirements, while offering superior electrical performance as compared to their leaded counterparts. Pb-free packages are also available. Green Packaging Solutions from Xilinx Xilinx has also developed packaging solutions that are safer for the environment. Today, standard packages from Xilinx do not contain substances that have been identified as harmful to the environment including cadmium, hexvalent chromium, mercury, PBB, and PBE. Pb-free solutions take that one step further and also do not contain lead (Pb). This makes Pb-free solutions from Xilinx RoHS (Reduction of Hazardous Substances) compliant. Xilinx refers to these products as green. Pb-free packages from Xilinx are also JEEC ST-20 compliant meaning that the packages have been made to be more robust so they are capable of withstanding higher reflow temperatures. Xilinx is now ready to support the industry requirements for Pb-free packaging solutions. For more information on Xilinx packaging, refer to xilinx.com/packaging.
3 Pb-Free Packages Xilinx proactively worked with suppliers, customers, and industry consortia to develop and qualify suitable material sets and processes for Pb-free applications. The Xilinx Pb-free initiative was driven in response to legislative mandates banning Pb from electronic products and to meet the growing needs of our valued customers to supply environmentally friendly products. Green mold compound SnAgCu BGA solder balls BGA Matte Sn plating Lead Frame Xilinx sources the best material sets for Pb-free applications. Material sets are reliable, environmentally friendly, and robust to meet the requirement of the higher reflow temperature (245º 260º C). The mold compound used for Pb-free packages is green meaning they are free of bromine and antimony substances and comply with the RoHS irective which bans Pb, mercury, cadmuim, hexvalent chromium, and PBE and PBB flame retardants. Features RoHS compliant MSL3 Classification Compliant to JEEC-J-020 standard for peak reflow temperature (245ºC 260ºC) Packages marked with Pb-free identifier Lead frame packages are compatible with Sn/Pb soldering process Pb-free solutions will be available for all current packages. Contact your Xilinx sales representative for specific availability. Part Number Pb-free products are differentiated from standard products by the package code. A G character is added after the package designator and before the pin count on all Pb-free packages. Thermal performance for Pb-free packaging is equivalent to that for standard (non Pb-free) packages. Refer to the thermal performance information specified on specific packages in this brochure. Temperature Cycles (-55ºC 125ºC) THB Unbiased 85/85 Moisture Sensitivity Level Pb-free Materials Plating (lead-frame packages) Solder Balls (BGAs) 1000 Cycles 85ºC/85 R.H., Biased, 1000 hrs 85ºC/85 R.H., 1000 hrs 3 (4 for flip-chip BGAs) 100% Matte Sn SnAgCu
4 Cavity-own BGA Cavity-down BGAs are high performance packages that offer superior electrical and thermal performance. The incorporation of the integrated high conductivity copper heat spreader results in thermal resistance values that are the lowest among the packages offered by Xilinx. Optimized construction also provides low inductance, low resistance, low noise performance. Xilinx cavity-down BGAs are available in two different ball pitches (1.27 mm and 1.00 mm) and are in standard JEEC body sizes. This packaging technology uses established materials and processes to ensure reliable performance. All cavitydown BGA packages are qualified for JEEC Level 3 moisture sensitivity level. Features Superior electrical performance Lowest thermal resistance (θ JA <15 C/W) Low profile and light weight Fine pad pitch support (to 54 microns) Passes JEEC Level 3 Available in 1.27 mm pitch and 1.00 mm pitch Uses established materials and processes Excellent board level reliability Bottom View Top View Copper Heatspreader Copper Ring Gold Wire Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) BG x BG x BG x FG x FG x Package Body Size θ JA (C/W) Comments Code (mm) Still Air BG x L/2P - SMT BG x L/2P - SMT BG x Estimated FG x L/2P - SMT FG x L/2P - SMT Temperature Cycles -55 /+125 C, 1000 cycles Pressure Pot 96 hrs/121 C/2 Atm Temperature/Humidity 85 C/85% RH, 1000 hrs Moisture Sensitivity JEEC Level 3 Standard Materials Substrate ie Attach Bond Wires Encapsulant Heat Sink Solder Balls (Standard) Solder Balls (Pb-free) IC Encapsulant ie Attach Adhesive Solder Ball BT Silver Filled Epoxy mils Gold Liquid Encapsulant Copper Eutectic Sn/Pb SnAgCu Substrate E e A A1
5 Chip Scale Packages Xilinx Chip Scale Packages (CSP) are perfect for high performance, low cost portable applications Image to scale where real estate is of utmost importance, miniaturization is key, and power consumption is low. The Xilinx line of CSP packages include both the flex-based substrate as well as rigid BT-based substrate with 0.5 mm and 0.8 mm ball pitch. The wire bonded interconnection and die-up configuration with an overmolded body indicate the use of mature and advanced assembly processes and material sets. This configuration also makes the package immune to die shrink, therefore, avoiding retooling costs. With a small form factor and high I/O counts, Xilinx CSP packages are the ultimate solution for portable applications, such as wireless, notebook, telecom, and cellular systems. Features Low package height Small form factor and light weight Good immunity to die shrink 0.5 mm and 0.8 mm ball pitch 6 x 6 to 17 x 17 mm body size Uses mature assembly processes and material sets Single metal flex substrate and two metal BT substrates Bottom View Top View Molding Compound ie Attach IC IC Solder Ball BT - Based CSP Gold Wire Copper Plating Solder Mask Molding Compound ie Attach IC IC Solder Ball Flex - Based CSP Gold Wire Copper Plating Polyimide Tape Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) CP 56 6x CP 132 8x CS 48 7x CS x CS x FS 48 6x FT x Package Body Size θ JA (C/W) Comments Code (mm) Still Air CP 56 6x6 65 Estimated CP 132 8x L/2P SMT CS 48 7x7 45 Estimated CS x L/2P - SMT CS x16 31 Estimated FS 48 8x Estimated FT x L/2P SMT Temperature Cycles -55 /+125 C, 1000 cycles Temperature/Humidity 85 C/85% RH, 1000 hrs Pressure Pot 96 hrs/121 C/2 Atm Moisture Sensitivity JEEC Level 3 Standard Materials Substrate ie Attach Bond Wires Mold Compound Solder Balls (Standard) Solder Balls (Pb-free) BT/Polyimide (flex based) Silver Filled Epoxy mil Gold Epoxy Novolac Eutectic Sn/Pb SnAgCu E e A1 e
6 Quad Flat No-Lead Packages Xilinx Flat No-Lead (QFN) package is a robust and low profile leadframe based plastic package that has several advantages over traditional leadframe packages. The exposed die attach paddle enables efficient thermal dissipation when directly soldered to the PCB. Additionally, this near chip scale package offers improved electrical performance, smaller package size, and an absence of external leads. Since the package has no external leads, coplanarity and bent leads are no longer a concern. Xilinx QuadFlat No-Lead packages are ideal for portable applications where size, weight, and performance matter. Features Small size and light weight Excellent thermal and electrical performance Compatible with conventional SMT process Less than 1.0 mm package height Gold Wire own Bond Copper Leadframe Mold Compound Silicon ie Exposed ie Paddle ie Attach Epoxy Ground Bond Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) QF 32 5x QF 48 7x Package Body Size θ JA (C/W) Comments Code (mm) Still Air QF 32 5x Estimated QF 48 7x Estimated Temperature Cycles (-55ºC 125ºC) 1000 Cycles THB 85 C/85% RH, Biased, 1000 hrs Unbiased 85/85 85 C/85% RH, 1000 hrs Moisture Sensitivity JEEC Level 3 Bottom View e e A1 E Top View Standard Materials Leadframe Substrate ie Attach Epoxy Bond Wires Mold Compound Plating (Standard) Copper Silver Epoxy 1.0 mil Gold Epoxy Novolac 100% Matte Sn (Pb-free)
7 Plastic Overmolded BGAs Ball Grid Array (BGA) is a plastic packaging technology that uses area array solder balls at the bottom of the package to make electrical contact with the system circuit board. The area array format of solder balls reduces package size considerably as compared to leaded products. Xilinx BGAs are assembled with highquality materials and use mature processes for high performance and reliability. The substrate is a multilayer BT epoxy-based material with signal, power, and ground planes. This configuration provides enhanced electrical and thermal performance. The package is offered in an overmolded die-up format with a ball pitch of 1.27 mm and 1.00 mm (fine pitch). The fine-pitch option provides a significantly increased number of I/Os. Features Improved electrical performance (short wire length) Enhanced thermal performance Fine die pad pitch support (to 54 microns) Multilayer with ground and power planes High board assembly yield/smt compatible Low profile and small footprint Gold Wire Signal Via Solder Mask Thermal/Ground Via Epoxy Plated Copper Conductor Solder Ball BT Substrate Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) BG x BG x BG x BG x BG x FG x FG x FG x FG x FG x FG x FG x Package Body Size θ JA (C/W) Comments Code (mm) Still Air BG x L/2P - SMT BG x L/2P - SMT BG x L/2P - SMT BG x Estimated BG x Estimated FG x L/2P SMT FG x19 30 Estimated FG x L/2P SMT FG x L/2P SMT FG x L/2P SMT FG x L/2P SMT FG x35 13 Estimated IC Temperature Cycles -55 /+125 C, 1000 cycles HAST 100 hrs/130 C/3 Atm Pressure Pot 96 hrs/121 C/2 Atm Moisture Sensitivity JEEC Level 3 Bottom View E Top View Standard Materials Substrate ie Attach Bond Wires Mold Compound Solder Balls (Standard) Solder Balls (Pb-free) BT Silver Filled Epoxy mils Gold Epoxy Novolac Eutectic Sn/Pb SnAgCu A A 1 e
8 Flip-Chip BGAs Flip-chip is a packaging interconnect technology that replaces peripheral bond pads of the traditional wire bond interconnect technology, with area array interconnect at the die/substrate interface. Unlike traditional packaging, in which the die is attached to the substrate face up and the connection is made by using wire, the solder bumped die in a flip-chip package is flipped over and placed face down, with the conductive bumps connecting directly to the matching metal pads on the laminate substrate. Xilinx Flip-Chip Packages are assembled on high-density, multi-layer organic laminate substrates. Since the flip-chip bump pads are in area array configuration, very fine lines and geometry on the substrates are required to successfully route the signals from the die to the periphery of the substrates. Multi-layer build up structures offer this layout flexibility on flip-chip packages as well as providing improvements in power distribution and signal transmission characteristics. This packaging technology is used exclusively for Xilinx high performance, high pin count FPGA products. Advantages of Flip-Chip Interconnect Easy access to core power/ground and shorter interconnect, resulting in better electrical performance Elimination of wire bond results in lower inductance, for better noise control Excellent thermal performance (direct heatsinking to backside of the die) Higher I/O density because bond pads are in area array-format Underfill Epoxy Adhesive Epoxy Solder Ball Flip-Chip Solder Bump Silicon ie Thermal Grease Copper Heatspreader Organic Build-up Substrate Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) BF x FF 668/672 27x FF x FF 1148/ x FF 1513/ x FF 1696/ x SF x Package Body Size JA (C/W) Comments Code (mm) Still Air BF x JES - 2S/2P FF x JES - 2S/2P FF x JES - 2S/2P FF x JES - 2S/2P FF x JES - 2S/2P FF x JES - 2S/2P Temperature Cycles (-40 C C) 1000 Cycles THB 85 C/85 RH, biased, 1000 hrs Unbiased 85/85 85 C/85 RH, 1000 hrs Moisture Sensitivity JEEC Level 4 Standard Materials Substrate Heatspreader Flip-Chip Bumps Solder Balls Thermal ie Attach Note: Pb-free solution in development Multi-layer Organic Laminate Copper Eutectic Sn/Pb Eutectic Sn/Pb Thermal Grease Bottom View Top View E A A1 e
9 Flip-Chip CCGA Package Ceramic Column Grid Array (CCGA) package is a surface mount compatible package that uses high temperature solder columns as interconnections to the board. Compared to the solder spheres, the columns have lower stiffness and provide a higher stand-off. These features significantly increase the reliability of the solder joints. This package is assembled with a high density, multilayer ceramic substrate. When combined with flip-chip interconnects, this packaging technology offers a high-density, higher pin count, and reliable package solution. Xilinx flip-chip CCGA package is best suited for applications that require high performance and high reliability. The CF 1144 is the first introduced flip-chip CCGA package. Features Excellent package and solder joint reliability Excellent thermal/electrical performance JEEC Level 1 Moisture Sensitivity Underfill Epoxy Solder Column Flip-Chip Solder Bump Silicon ie Aluminum Heatspreader Thermal Grease Ceramic Multilayer Substrate Package Body Size Ball Pitch Stand off Package Height Code &E (mm) e(mm) A1 (mm) A (mm) CF x Package Body Size JA (C/W) Comments Code (mm) Still Air CF x Estimated Temperature Cycles (-55º C -125 C) 1000 Cycles Unbiased 85/85 85 C/85 RH, 1000 hrs Moisture Sensitivity JEEC Level 1 Standard Materials Substrate Heatspreader Flip-Chip Solder Bumps Solder Columns Adhesive Multi-layer Cermaic Aluminum Plate 95Pb5Sn 90Pb10Sn Epoxy Bottom View Top View E A A1 e
10 TQFP VQFP TQ144 TQ160 TQ176 TQ100 VQ44 VQ64 VQ x16.0mm 22.0x22.0mm 26.0x26.0mm 26.0x26.0mm 12.0x12.0mm (0.8mm) 12.0x12.0mm 16.0x16.0mm PQFP HQ/PQ208 HQ/PQ160 HQ/PQ240 PQ x17.2mm (0.65mm) 30.6x30.6mm 31.2x31.2mm (0.65mm) 34.6x34.6mm CHIPSCALE BGA HQ304 CP56 CS48 CP132 FS48 CS144 CS x6.0mm 7.0x7.0mm (0.8mm) 8.0x8.0mm 8.0x9.0mm (0.8mm) 12.0x12.0mm (0.8mm) 16.0x16.0mm (0.8mm) 42.6x42.6mm TSOP/TSSOP/SOIC VO x6.40mm (0.65mm) VO x20.0mm (0.50mm) SO x10.31mm PLCC PC20 PC28 PC44 PC68 PC x9.91mm 12.45x12.45mm 17.53x17.53mm 25.15x25.15mm 30.23x30.23mm Note: 1. Package outlines shown are actual size. 2. For lead-frame packages, dimensions ( & E) shown are inclusive of leads. imensions in parenthesis represent package pitch. 3. The dimensions of the Pb-free package is identical to the standard package version.
11 PLASTIC OVERMOLE BGA (CAVITY UP) FT256 FG256 FG320 FG324 FG456 FG676 BG x17.0mm 17.0x17.0mm 19.0x19.0mm 23.0x23.0mm 23.0x23.0mm 27.0x27.0mm 27.0x27.0mm BG575 FG900 FG1156 BG x31.0mm 31.0x31.0mm 35.0x35.0mm 35.0x35.0mm FLIP-CHIP BGA FF668/FF672 FF896 FF1148/FF1152 FF1513/FF x27.0mm 31.0x31.0mm (1.00mm) 35.0x35.0mm 40.0x40.0mm FF1696/FF1704 BF957 SF x42.5mm 40.0x40.0mm 17.0x17.0mm (0.8mm) METAL BGA (CAVITY OWN) FG680 BG352 BG432 BG x40.0mm 35x35mm 40x40mm 42.5x42.5mm Note: 1. Package outlines shown are actual size. 2. imesions referenced in parenthesis represent package pitch.
12 Recommended PCB esign Rules The diameter of a land pad on the component side is provided by Xilinx. This information is required prior to the start of your board layout so you can design the board pads to match the component-side land geometry. The typical values of these land pads are described in Figure 1 and summarized in Table 1. For Xilinx BGA packages, NSM (Non Solder Mask efined) pads on the board are suggested. This allows a clearance between the land metal (diameter L) and the solder mask opening (diameter M) as shown in Figure 1. The space between the NSM pad and the solder mask, and the actual signal trace widths depends on the capability of the PCB vendor. The cost of the PCB is higher when the line width and spaces are smaller L M W Mask opening outside of land VL VH Non-solder mask defined land patterns or land defined-land patterns are recommended for BGA packages Figure 1: Suggested board layout of soldered pads 1 e Table 1 (imensions in millimeters.) FG256 FG456 FG676 FG680 FG860 FG900 FG1156 FF896 FF1152 FF1517 Component Land Pad iameter(sm) Solder Land (L) iameter Opening in Solder Mask (M) iameter Solder (Ball) Land Pitch (e) Line Width Between Via and Land (w) istance Between Via and Land () Via Land (VL) iameter Through Hole(VH), iameter Pad Array Full Full Full Full Full Full Full Full Full Full Matrix or External Row 16 x x x x x x x x x x 39 3 Periphery Rows BG225 BG256 BG352 BG432 BG560 BG575 BG728 BF957 CS144 CP56 Component Land Pad iameter(sm) Solder Land (L) iameter(nsm) Opening in Solder Mask (M) iameter Solder (Ball) Land Pitch (e) Line Width Between Via and Land (w) istance Between Via and Land () Via Land (VL) iameter Through Hole(VH) iameter Pad Array Full Full Full Full - - Matrix or External Row 15 x x x x x x x x x x 10 Periphery Rows Notes 1 3 x 3 matrix for illustration only, one land pad shown with via connection. 2 Component land pad diameter refers to the pad opening on the component side (solder mask defined). 3 FG456 package has solder balls in the center in addition to periphery rows of balls. Corporate Headquarters European Headquarters Xilinx, Ltd. Citywest Business Campus Saggart, Co. ublin Ireland Tel: Fax: Web: Japan Xilinx, K.K. Shinjuku Square Tower 18F Nishi-Shinjuku Shinjuku-ku, Tokyo , Japan Tel: Fax: Web: Asia Pacific Xilinx, Asia Pacific Unit 1201, Tower 6, Gateway 9 Canton Road Tsimshatsui, Kowloon, Hong Kong Tel: Fax: [email protected] Xilinx, Inc Logic rive San Jose, CA Tel: (408) Fax: (408) Web: Xilinx Inc. All rights reserved. The Xilinx name and logo are registered trademarks; Spartan, XtremeSP, Virtex, Virtex-II Pro, Foundation, and CORE Generator are trademarks; and The Programmable Logic Company is a service mark of Xilinx Inc. All other trademarks are the property of their owners. Printed in the U.S.A. PN
Flip Chip Package Qualification of RF-IC Packages
Flip Chip Package Qualification of RF-IC Packages Mumtaz Y. Bora Peregrine Semiconductor San Diego, Ca. 92121 [email protected] Abstract Quad Flat Pack No Leads (QFNs) are thermally enhanced plastic packages
Designing with High-Density BGA Packages for Altera Devices
2014.12.15 Designing with High-Density BGA Packages for Altera Devices AN-114 Subscribe As programmable logic devices (PLDs) increase in density and I/O pins, the demand for small packages and diverse
Ball Grid Array (BGA) Technology
Chapter E: BGA Ball Grid Array (BGA) Technology The information presented in this chapter has been collected from a number of sources describing BGA activities, both nationally at IVF and reported elsewhere
Molded. By July. A chip scale. and Omega. Guidelines. layer on the silicon chip. of mold. aluminum or. Bottom view. Rev. 1.
Application Note PAC-006 By J. Lu, Y. Ding, S. Liu, J. Gong, C. Yue July 2012 Molded Chip Scale Package Assembly Guidelines Introduction to Molded Chip Scale Package A chip scale package (CSP) has direct
Integrated Circuit Packaging and Thermal Design
Lezioni di Tecnologie e Materiali per l Elettronica Integrated Circuit Packaging and Thermal Design Danilo Manstretta microlab.unipv.it [email protected] Introduction to IC Technologies Packaging
Solder Reflow Guide for Surface Mount Devices
June 2015 Introduction Technical Note TN1076 This technical note provides general guidelines for a solder reflow and rework process for Lattice surface mount products. The data used in this document is
Suggested PCB Land Pattern Designs for Leaded and Leadless Packages, and Surface Mount Guidelines for Leadless Packages
APPLICATION NOTE Suggested PCB Land Pattern Designs for Leaded and Leadless Packages, and Surface Mount Guidelines for Leadless Packages Introduction This Application Note provides sample PCB land pattern
PCB Assembly Guidelines for Intersil Wafer Level Chip Scale Package Devices
Assembly Guidelines for Intersil Wafer Level Chip Scale Package Devices Introduction There is an industry-wide trend towards using the smallest package possible for a given pin count. This is driven primarily
Preface xiii Introduction xv 1 Planning for surface mount design General electronic products 3 Dedicated service electronic products 3 High-reliability electronic products 4 Defining the environmental
DirectFET TM - A Proprietary New Source Mounted Power Package for Board Mounted Power
TM - A Proprietary New Source Mounted Power Package for Board Mounted Power by Andrew Sawle, Martin Standing, Tim Sammon & Arthur Woodworth nternational Rectifier, Oxted, Surrey. England Abstract This
RoHS / Lead-Free Initiative. Microsemi Analog Mixed Signal Group
RoHS / Lead-Free Initiative Microsemi Analog Mixed Signal Group Table of Contents RoHS / Pb-Free Initiative............................................... 3 RoHS / Pb-Free Transition Strategy......................................
POWER FORUM, BOLOGNA 20-09-2012
POWER FORUM, BOLOGNA 20-09-2012 Convertitori DC/DC ad alta densità di potenza e bassa impedenza termica. Massimo GAVIOLI. Senior Field Application Engineer. Intersil SIMPLY SMARTER Challenges when Designing
GUIDELINES FOR PRINTED CIRCUIT BOARD ASSEMBLY (PCBA) OF UTAC GROUP S GRID ARRAY PACKAGE (GQFN) AND ITS BOARD LEVEL RELIABILITY
GUIDELINES FOR PRINTED CIRCUIT BOARD ASSEMBLY (PCBA) OF UTAC GROUP S GRID ARRAY PACKAGE (GQFN) AND ITS BOARD LEVEL RELIABILITY Kyaw Ko Lwin*, Daniel Ting Lee Teh, Carolyn Epino Tubillo, Jun Dimaano, Ang
1.Introduction. Introduction. Most of slides come from Semiconductor Manufacturing Technology by Michael Quirk and Julian Serda.
.Introduction If the automobile had followed the same development cycle as the computer, a Rolls- Royce would today cost $00, get one million miles to the gallon and explode once a year Most of slides
Introduction to the Plastic Ball Grid Array (PBGA)
Introduction to the Plastic Ball Grid Array (PBGA) Q1, 2008 Terry Burnette Dec. 15, 2005 Presentation Outline PBGA Introduction and Package Description PC Board Design for PBGA PBGA Assembly PBGA Solder
CHAPTER 6 THERMAL DESIGN CONSIDERATIONS. page. Introduction 6-2. Thermal resistance 6-2. Junction temperature 6-2. Factors affecting R th(j-a) 6-2
CHAPTER 6 THERMAL DESIGN CONSIDERATIONS page Introduction 6-2 Thermal resistance 6-2 Junction temperature 6-2 Factors affecting 6-2 Thermal resistance test methods 6-3 Test procedure 6-3 Forced air factors
CIRCUITS AND SYSTEMS- Assembly and Printed Circuit Board (PCB) Package Mohammad S. Sharawi ASSEMBLY AND PRINTED CIRCUIT BOARD (PCB) PACKAGE
ASSEMBLY AND PRINTED CIRCUIT BOARD (PCB) PACKAGE Mohammad S. Sharawi Electrical Engineering Department, King Fahd University of Petroleum and Minerals Dhahran, 31261 Saudi Arabia Keywords: Printed Circuit
Specializing in Open Cavity Packages & Complete IC Assembly Services ISO 9001:2008 Certified and ITAR Registered
TowerJazz Global Symposium Specializing in Open Cavity Packages & Complete IC Assembly Services and TowerJazz Global Symposium Quik-Pak a division of Delphon Industries 2011 Gold Sponsor and TowerJazz
8-bit Atmel Microcontrollers. Application Note. Atmel AVR211: Wafer Level Chip Scale Packages
Atmel AVR211: Wafer Level Chip Scale Packages Features Allows integration using the smallest possible form factor Packaged devices are practically the same size as the die Small footprint and package height
Assembly of LPCC Packages AN-0001
Assembly of LPCC Packages AN-0001 Surface Mount Assembly and Handling of ANADIGICS LPCC Packages 1.0 Overview ANADIGICS power amplifiers are typically packaged in a Leadless Plastic Chip Carrier (LPCC)
Adapters - Overview. Quick-Turn Solutions for IC Supply Issues
Adapters - Overview BGA to BGA Adapter BGA to PGA BGA to QFP BGA to BGA QFP to BGA SMT to DIP SMT to SMT PGA to PGA BGA to QFP Adapter with VR using FlexFrame Interconnect TSOP Adapter Packaged Die to
Flexible Printed Circuits Design Guide
www.tech-etch.com/flex Flexible Printed Circuits Design Guide Multilayer SMT Assembly Selective Plating of Gold & Tin-Lead Fine Line Microvias Cantilevered & Windowed Leads 1 MATERIALS CONDUCTOR Copper
FABRICATION 2011 SERVICES TECHNOLOGIES CAPABILITIES INDUSTRY
FABRICATION 2011 SERVICES 24HRS - 5 DAYS ON QUICK TURN PROTOTYPE Dear Customer, We would like to take this opportunity to welcome you and thank you for looking to ASA PCB as your Printed Circuit Manufacturing
Solder Joint Temperature and Package Peak Temperature Determining Thermal Limits during Soldering
Freescale Semiconductor Application Note Document Number: AN3298 Rev. 0, 07/2006 Solder Joint Temperature and Package Peak Temperature Determining Thermal Limits during Soldering 1 Processability of Integrated
Customer Service Note Lead Frame Package User Guidelines
Customer Service Note Lead Frame Package User Guidelines CSN30: Lead Frame Package User Guidelines Introduction Introduction When size constraints allow, the larger-pitched lead-frame-based package design
AND8464/D. Board Level Application Note for 0402, 0502 and 0603 DSN2 Packages APPLICATION NOTE
Board Level Application Note for 0402, 0502 and 0603 DSN2 Packages Prepared by: Denise Thienpont, Steve St. Germain ON Semiconductor APPLICATION NOTE Introduction ON Semiconductor has introduced an expanded
Die Carrier Temporary Reusable Packages. Setting the Standards for Tomorrow
Die Carrier Temporary Reusable Packages Setting the Standards for Tomorrow Die Level Burn-in and Test The Need for KGD Historically, semiconductor manufacturers and endusers performed numerous tests on
1 POLE 5 A (CADMIUM FREE CONTACTS TYPE) NY SERIES
POWER RELAY 1 POLE 5 A (CADMIUM FREE CONTACTS TYPE) NY SERIES RoHS compliant FEATURES Ultra slim type with 5 mm thickness Good for high density mounting Low power consumption and high sensitivity Nominal
TN0991 Technical note
Technical note Description of WLCSP for STMicroelectronics EEPROMs and recommendations for use Introduction This document describes the 5 and 8-bump WLCSPs (wafer level chip size package) used for STMicroelectronics
How do you create a RoHS Compliancy-Lead-free Roadmap?
How do you create a RoHS Compliancy-Lead-free Roadmap? When a company begins the transition to lead-free it impacts the whole organization. The cost of transition will vary and depends on the number of
RoHS Compliant Packaging
LEAD-FREE AND HALOGEN-FREE PACKAGING FROM LATTICE RoHS Compliant Packaging Lattice Semiconductor is committed to conducting business in a manner consistent with the efficient use of resources and materials,
Copyright 2008 IEEE. Reprinted from ECTC2008 Proceedings.
Copyright 2008 IEEE. Reprinted from ECTC2008 Proceedings. This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of Amkor
Freescale IEEE 802.15.4 / ZigBee Package and Hardware Layout Considerations. Reference Manual
Freescale IEEE 802.15.4 / ZigBee Package and Hardware Layout Considerations Reference Manual Document Number: ZHDCRM Rev. 1.6 3/2012 How to Reach Us: Home Page: www.freescale.com E-mail: [email protected]
What is surface mount?
A way of attaching electronic components to a printed circuit board The solder joint forms the mechanical and electrical connection What is surface mount? Bonding of the solder joint is to the surface
Self Qualification Results
(ATO) Divisional Philips Semiconductors Philips Internal Report No.: RNR- 8 3-03/RdH/RdH- 2 0 3 6 QTS Report Database No.: 030692 Self Qualification Results NiPdAu lead- free solution of SO14/16/20 Products
IP4234CZ6. 1. Product profile. Single USB 2.0 ESD protection to IEC 61000-4-2 level 4. 1.1 General description. 1.2 Features. 1.
Rev. 01 16 April 2009 Product data sheet 1. Product profile 1.1 General description The is designed to protect Input/Output (I/O) USB 2.0 ports, that are sensitive to capacitive loads, from being damaged
0.08 to 0.31 mils. IC Metal Interconnect. 6 mils. Bond Wire. Metal Package Lead Frame. 40 mils. PC Board. Metal Trace on PC Board 18507
3 PACKAGING Packaging the IC chip is a necessary step in the manufacturing process because the IC chips are small, fragile, susceptible to environmental damage, and too difficult to handle by the IC users.
BGA - Ball Grid Array Inspection Workshop. Bob Willis leadfreesoldering.com
BGA - Ball Grid Array Inspection Workshop Bob Willis leadfreesoldering.com Mixed Technology Assembly Processes Adhesive Dispensing Component Placement Adhesive Curing Turn Boar Over Conventional Insertion
January 1999, ver. 3 Application Note 80. 1 Burn-in sockets are zero-insertion-force (ZIF) sockets that do not deform a device s leads.
Selecting Sockets for Altera Devices January 1999, ver. 3 Application Note 80 Introduction Surface-mount assembly places unique demands on the development and manufacturing process by requiring different
NBB-402. RoHS Compliant & Pb-Free Product. Typical Applications
Typical Applications Narrow and Broadband Commercial and Military Radio Designs Linear and Saturated Amplifiers 0 RoHS Compliant & Pb-Free Product NBB-402 CASCADABLE BROADBAND GaAs MMIC AMPLIFIER DC TO
Ultra Reliable Embedded Computing
A VersaLogic Focus on Reliability White Paper Ultra Reliable Embedded Computing The Clash between IPC Class 3 Requirements and Shrinking Geometries Contents Introduction...1 Case in Point: IPC Class 3
MASW-007070-0001TB. GaAs SPST Switch, Absorptive, Single Supply, DC-4.0 GHz. Features. Pin Configuration 1,2,3,4. Description. Ordering Information
Features Operates DC - 4 GHz on Single Supply ASIC TTL / CMOS Driver Low DC Power Consumption 50 Ohm Nominal Impedance Test Boards are Available Tape and Reel are Available Lead-Free 4 x 6 mm PQFN Package
NBB-300 Cascadable Broadband GaAs MMIC Amplifier DC to 12GHz
Cascadable Broadband GaAs MMIC Amplifier DC to 12GHz NBB-300 The NBB-300 cascadable broadband InGaP/GaAs MMIC amplifier is a low-cost, high-performance solution for general purpose RF and microwave amplification
Technical Note Recommended Soldering Parameters
Technical Note Recommended Soldering Parameters Introduction Introduction The semiconductor industry is moving toward the elimination of Pb from packages in accordance with new international regulations.
QPL. Advanced Lead Frame Services From Design to Delivery
QPL Advanced Lead Frame Services From Design to Delivery CORPORATE OVERVIEW Founded in 1982, QPL Limited is a global supplier of lead frames for the semiconductor industry. With headquarters in Hong Kong
(11) PCB fabrication / (2) Focused assembly
Company Fact Sheet TTM Technologies, Inc. is a world-wide leader in the manufacture of technologically advanced PCBs, backplane and sub-system assemblies. Our Global Presence / Local Knowledge approach
Core Power Delivery Network Analysis of Core and Coreless Substrates in a Multilayer Organic Buildup Package
Core Power Delivery Network Analysis of Core and Coreless Substrates in a Multilayer Organic Buildup Package Ozgur Misman, Mike DeVita, Nozad Karim, Amkor Technology, AZ, USA 1900 S. Price Rd, Chandler,
Investigation of Components Attachment onto Low Temperature Flex Circuit
Investigation of Components Attachment onto Low Temperature Flex Circuit July 2013 Q. Chu, N. Ghalib, H. Ly Agenda Introduction to MIRA Initiative MIRA Manufacturing Platforms Areas of Development Multiphase
Global Semiconductor Packaging Materials Outlook
NOVEMBER 2009 Global Semiconductor Packaging Materials Outlook Produced by Semiconductor Equipment and Materials International and TechSearch International, Inc. EXECUTIVE SUMMARY 1 1 INTRODUCTION 5 1.1
Wafer Level Testing Challenges for Flip Chip and Wafer Level Packages
Wafer Level Testing Challenges for Flip Chip and Wafer Level Packages by Lim Kok Hwa and Andy Chee STATS ChipPAC Ltd. 5 Yishun Street 23, Singapore 768442 [email protected]; [email protected]
Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED
Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED www.analog.com www.hittite.com THIS PAGE INTENTIONALLY LEFT BLANK Typical Applications The HMC547LP3
Product Name Hexa-Band Cellular SMD Antenna GSM / CDMA / DCS / PCS / WCDMA /UMTS /HSDPA / GPRS / EDGE 800 MHz to 2200 MHz
Anam PA.25a Specification Part No. PA.25a Product Name Anam Hexa-Band Cellular SMD Antenna GSM / CDMA / DCS / PCS / WCDMA /UMTS /HSDPA / GPRS / EDGE 800 MHz to 2200 MHz Feature High Efficiency Multi-Band
CLA4607-085LF: Surface Mount Limiter Diode
DATA SHEET CLA4607-085LF: Surface Mount Limiter Diode Applications Low-loss, high-power limiters Receiver protectors Anode (Pin 1) Anode (Pin 3) Features Low thermal resistance: 55 C/W Typical threshold
Flex Circuit Design and Manufacture.
Flex Circuit Design and Manufacture. Hawarden Industrial Park, Manor Lane, Deeside, Flintshire, CH5 3QZ Tel 01244 520510 Fax 01244 520721 [email protected] www.merlincircuit.co.uk Flex Circuit
AN-617 Application Note
One Technology Way P.O. Box 9106 Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 Fax: 781.461.3113 www.analog.com Wafer Level Chip Scale Package by the Wafer Level Package Development Team GENERAL DESCRIPTION
MMIC packaging. 1. Introduction 2. Data interface. Data submittal methods. Data formats. Single chip & MCM solutions. Contents
MMIC packaging MMIC packaging Contents 1. Introduction Page 2 2. Data Interface Page 2 3. Microwave package design requirement Page 3 4. Materials Page 3 5. Package layout design guidelines Page 4 6. Package
REVISION HISTORY APPROVERS
REVISION HISTORY Revision Description of Change Writer/Reviser Effective Date 1.0 As Issued. Renumbered from PEC-MAT-2-003-00. Lenora Bennett January 23, 2012 2.0 Updated Table 1 Nickel barrier specifications
How to avoid Layout and Assembly got chas with advanced packages
How to avoid Layout and Assembly got chas with advanced packages Parts and pitch get smaller. Pin counts get larger. Design cycles get shorter. BGA, MicroBGA, QFN, DQFN, CSP packages are taking the design
Wurth Electronics Midcom Policy Statement on RoHS Compliance And Lead-Free Products
Wurth Electronics Midcom Policy Statement on RoHS Compliance And Lead-Free Products General Environmental Policy Wurth Electronics Midcom is committed to the manufacture of environmentally-friendly products
MADP-000504-10720T. Non Magnetic MELF PIN Diode
MADP-54-172T Features High Power Handling Low Loss / Low Distortion Leadless Low Inductance MELF Package Non-Magnetic Surface Mountable RoHS Compliant MSL 1 Package Style 172 Dot Denotes Cathode Description
Metallized Particle Interconnect A simple solution for high-speed, high-bandwidth applications
Metallized Particle Interconnect A simple solution for high-speed, high-bandwidth applications The MPI Material Advantage Advantages: High-Density - Scalable Pitches down to 0,8 mm pitch possible - Scalable
CIN::APSE COMPRESSION TECHNOLOGY GET CONNECTED...
CIN::APSE COMPRESSION TECHNOLOGY E N A B L I N G T E C H N O L O G Y F O R T H E M O S T D E M A N D I N G I N T E R C O N N E C T A P P L I C AT I O N S GET CONNECTED... CIN::APSE It takes more than an
High Density SMT Assemblies Based on Flex Substrates
High Density SMT Assemblies Based on Flex Substrates Robert Larmouth, James Keating Teledyne Electronic Technologies 110 Lowell Rd., Hudson, NH 03051 (603) 889-6191 Abstract The industry trend to shrink
A Manufacturing Technology Perspective of: Embedded Die in Substrate and Panel Based Fan-Out Packages
A Manufacturing Technology Perspective of: Embedded Die in Substrate and Panel Based Fan-Out Packages Bernd K Appelt Director WW Business Development April 24, 2012 Table of Content Definitions Wafer Level
Balancing the Electrical and Mechanical Requirements of Flexible Circuits. Mark Finstad, Applications Engineering Manager, Minco
Balancing the Electrical and Mechanical Requirements of Flexible Circuits Mark Finstad, Applications Engineering Manager, Minco Table of Contents Abstract...............................................................................................
Edition 2012-032 Published by Infineon Technologies AG 81726 Munich, Germany 2013 Infineon Technologies AG All Rights Reserved.
Recommendations for Printed Circuit Board Assembly of Infineon Laminate Packages Additional Information DS1 2012-03 Edition 2012-032 Published by Infineon Technologies AG 81726 Munich, Germany 2013 Infineon
Figure 1 (end) Application Specification 114 13088 provides application requirements for MICTOR Right Angle Connectors for SMT PC Board Applications
This specification covers requirements for application of MICTOR Vertical Board to Board Plugs and Receptacles designed for pc boards. The connectors have an in row contact spacing on 0.64 [.025] centerlines.
3M Electrically Conductive Adhesive Transfer Tape 9703
Technical Data April 2011 M Electrically Conductive Adhesive Transfer Tape 970 Product Description M Electrically Conductive Adhesive Transfer Tape 970 is a pressure sensitive adhesive (PSA) transfer tape
Fractus Compact Reach Xtend
Fractus Compact Reach Xtend Bluetooth, Zigbee, 82.11 b/g/n WLAN Chip Antenna Antenna Part Number: FR5-S1-N--12 This product is protected by at least the following patents PAT. US 7,148,85, US 7,22,822
Power Dissipation Considerations in High Precision Vishay Sfernice Thin Film Chips Resistors and Arrays (P, PRA etc.) (High Temperature Applications)
VISHAY SFERNICE Resistive Products Application Note ABSTRACT On our thin film chips resistors and arrays the main path for the heat, more than 90 %, is conduction through the body of the component, the
Surface Mount 905 nm Pulsed Semiconductor Lasers High Power Laser-Diode Family for Commercial Range Finding
Preliminary DATASHEET Photon Detection Surface Mount 5 nm Pulsed Semiconductor Lasers Near field profile Excelitas pulsed semiconductor laser produces very high peak optical pulses centered at a wavelength
AN1703 APPLICATION NOTE GUIDELINES FOR USING ST S MOSFET SMD PACKAGES
AN170 APPLICATION NOTE GUIELINES FO USING ST S MOSFET SM PACKAGES 1. ABSTACT.Gulino The trend from through-hole packages to low-cost SM-applications is marked by the improvement of chip technologies. "Silicon
Accelerated Thermal Cycling and Failure Mechanisms For BGA and CSP Assemblies
Accelerated Thermal Cycling and Failure Mechanisms For BGA and CSP Assemblies Reza Ghaffarian, Ph.D. Jet Propulsion Laboratory California Institute of Technology Pasadena, California 818-354-2059 [email protected]
Amphenol Sincere. Electronic Integration & Flexible Printed Circuits. Aerospace. Health Care. Heavy Equipment HEV. Industrial
Amphenol Sincere Health Care Aerospace Heavy Equipment HEV Industrial Electronic Integration & Flexible Printed Circuits About Amphenol The second largest manufacturers of interconnect products 87 worldwide
Chip-on-board Technology
Hybrid Technology The trend in electronics is to continue to integrate more and more functions and numbers of components into a single, smaller assembly. Hybrid circuit technology is a key method of increasing
LEAD FREE HALOGENFREE. Würth Elektronik PCB Design Conference 2007. Lothar Weitzel 2007 Seite 1
LEAD FREE HALOGENFREE Würth Elektronik PCB Design Conference 2007 Lothar Weitzel 2007 Seite 1 Content Solder surfaces/overview Lead free soldering process requirements/material parameters Different base
Specification MBT801-S
Specification MBT801S Drawn SSC Approval 고객명 Approval.com MBT801S 1. Features 2. Absolute Maximum Ratings 3. Electro Characteristics 4. Optical characteristics 5. Outline Dimension 6. Packing 7. Soldering
Wafer Level Chip Scale Package (WLCSP)
Freescale Semiconductor Application Note AN3846 Rev. 3.0, 05/2012 Wafer Level Chip Scale Package (WLCSP) 1 Purpose This document provides guidelines to use the Wafer Level Chip Scale Package (WLCSP) to
Thermal Load Boards Improve Product Development Process
Thermal Load Boards Improve Product Development Process Bernie Siegal Thermal Engineering Associates, Inc. 2915 Copper Road Santa Clara, CA 95051 USA P: 650-961-5900 F: 650-227-3814 E: [email protected]
SIDACtor Protection Thyristors Baseband Protection (Voice-DS1) SIDACtor Series - TO-92. Description
SIACtor Series - TO-92 RoHS Pb e3 escription SIACtor Series TO-92 are designed to protect baseband equipment such as modems, line cards, CPE and SL from damaging overvoltage transients. The series provides
Handling, soldering & mounting instructions
Tri-axial acceleration sensor SMB380 SMB380 Order code 0 273 141 006 Package type QFN Release version 1.0 Release date 2007-07-23 Notes Rev. 1.0 Specifications are Page subject 1 to change without notice
EVERLIGHT ELECTRONICS CO.,LTD. Technical Data Sheet High Power LED 1W (Preliminary)
Technical Data Sheet High Power LED 1W (Preliminary) Features Feature of the device: small package with high efficiency Typical view angle: 150. Typical light flux output: 30 lm @ 350mA. ESD protection.
Lead-Free Product Transition: Impact on Printed Circuit Board Design and Material Selection
Presented in the ECWC 10 Conference at IPC Printed Circuits Expo, SMEMA Council AP EX and Designers Summit 05 Lead-Free Product Transition: Impact on Printed Circuit Board Design and Material Selection
MuAnalysis. Printed Circuit Board Reliability and Integrity Characterization Using MAJIC. M. Simard-Normandin MuAnalysis Inc. Ottawa, ON, Canada
Printed Circuit Board Reliability and Integrity Characterization Using MAJIC M. Simard-Normandin Inc. Ottawa, ON, Canada Abstract The recent need to develop lead-free electrical and electronic products
Embedding components within PCB substrates
Embedding components within PCB substrates Max Clemons, Altium - March 19, 2014 Continued pressure for electronic devices that provide greater functionality in ever-smaller formfactors is not only providing
INTERNATIONAL ATOMIC ENERGY AGENCY INSTRUMENTATION UNIT SMD (SURFACE MOUNTED DEVICES) REPAIR S. WIERZBINSKI FEBRUARY 1999
(SURFACE MOUNTED DEVICES) REPAIR S. WIERZBINSKI FEBRUARY 1999 (SURFACE MOUNTED DEVICES) REPAIR 1 TABLE OF CONTENTS PAGE 1. INTRODUCTION 3 2. ADVANTAGES 4 3. LIMITATIONS 4 4. DIALECT 5 5. SIZES AND DIMENSIONS
Miniaturizing Flexible Circuits for use in Medical Electronics. Nate Kreutter 3M
Miniaturizing Flexible Circuits for use in Medical Electronics Nate Kreutter 3M Drivers for Medical Miniaturization Market Drivers for Increased use of Medical Electronics Aging Population Early Detection
DESIGN GUIDELINES FOR LTCC
DESIGN GUIDELINES FOR LTCC HERALOCK HL2000 MATERIALS SYSTEM Preliminary Guideline Release 1.0 CONTENTS 1. INTRODUCTION 1.1. GLOSSARY OF TERMS 1.2. LTCC PROCESS FLOW DIAGRAM 1.3. UNITS OF MEASURE 2. PROCESSING
Multilevel Socket Technologies
Multilevel Socket Technologies High Performance IC Sockets And Test Adapters Overview Company Overview Over 5,000 products High Performance Adapters and Sockets Many Custom Designs & Turn-Key Solutions
MAXIMUM LOAD CURRENT 1 A SN SERIES
SOLID STATE RELAY (I/O Module) MAXIMUM LOAD CURRENT 1 A SN SERIES RoHS compliant FEATURES I/O modules for interface between CPU and external input devices or loads Ultra slim and light weight, SIL s type
1 POLE - 5A SLIM POWER RELAY
POWER RELAY POLE - A SLIM POWER RELAY FTR-MY Series RoHS compliant FEATURES Width mm, height mm,(% smaller than NY series) area mm, super slim, low power, compact and light weight.gr. Nominal power: mw
Printed Circuit Boards
Printed Circuit Boards Luciano Ruggiero [email protected] DEIS Università di Bologna Flusso di progetto di un circuito stampato 1 Specifications Before starting any design, you need to work out the
Overview of Rigid Flex Technology. Joseph Fjelstad
Overview of Rigid Flex Technology Joseph Fjelstad Background Flexible circuits have seen explosive growth in recent times owing to their numerous advantages as an interconnection medium. Presently nearly
SDC15. TVS Diode Array for ESD Protection of 12V Data and Power Lines. PROTECTION PRODUCTS Description. Features. Mechanical Characteristics
Description The SDC15 transient voltage suppressor (TVS) is designed to protect components which are connected to data and transmission lines from voltage surges caused by electrostatic discharge (ESD),
Rufa 2.4 GHz SMD Antenna Part No. 3030A5839 / 3030A5887 Product Specification
Product Specification 1 Features Designed for 2.4 GHz applications: Bluetooth, Wi-Fi (802.11b/g), ZigBee, etc. Easy to integrate Low profile design for use with no ground beneath the antenna High efficiency
Advanced Technologies and Equipment for 3D-Packaging
Advanced Technologies and Equipment for 3D-Packaging Thomas Oppert Semicon Russia 15 th May 2014 Outline Short Company Introduction Electroless Plating on Wafer Level Ultra-SB 2 - Wafer Level Solder Balling
LDO03C/LDO06C/LDO10C
NEW LDO03C/LDO06C/LDO10C A p p l i c a t i o n N o t e 1 8 6 1. Introduction 2 2. Models Features 2 3. General Description Electrical Description 2 Physical Construction 2 4. Features and Functions Wide
White Paper. Recommendations for Installing Flash LEDs on Flex Circuits. By Shereen Lim. Abstract. What is a Flex Circuit?
Recommendations for Installing Flash LEDs on Circuits By Shereen Lim White Paper Abstract For the mobile market some PCB assemblies have been converted to flex circuit assemblies, in part because flex
