CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION

Size: px
Start display at page:

Download "CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION"

Transcription

1 Features Qualified for Automotive Applications Wide Range of Digital and Analog Signal Levels Digital: V to 0 V Analog: 0 V P-P Low ON Resistance, Ω (Typ) Over V P-P Signal Input Range for = V High OFF Resistance, Channel Leakage of 00 pa (Typ) at = V Logic-Level Conversion for Digital Addressing Signals of V to 0 V ( = V to 0 V) to Switch Analog Signals to 0 V P-P ( = 0 V) Matched Switching Characteristics, r on = Ω (Typ) for = V description/ordering information CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 Very Low Quiescent Power Dissipation Under All Digital-Control Input and Supply Conditions, 0. µw (Typ) at = = 0 V Binary Address Decoding on Chip -V, 0-V, and -V Parametric Ratings 00% Tested for Quiescent Current at 0 V Maximum Input Current of µa at V Over Full Package Temperature Range, 00 na at V and C Break-Before-Make Switching Eliminates Channel Overlap Applications Analog and Digital Multiplexing and Demultiplexing Analog-to-Digital (A/D) and Digital-to-Analog (D/A) Conversion Signal Gating The CD0B, CD0B, and CD0B analog multiplexers are digitally-controlled analog switches that have low ON impedance and very low OFF leakage current. Control of analog signals up to 0 V P-P can be achieved by digital signal amplitudes of. V to 0 V (If = V, a of up to V can be controlled; for level differences above V, a of at least. V is required). For example, if =. V, = 0 V, and =. V, analog signals from. V to. V can be controlled by digital inputs of 0 V to V. These multiplexer circuits dissipate extremely low quiescent power over the full and supply-voltage ranges, independent of the logic state of the control signals. When a logic high (H) is present at the inhibit (INH) input, all channels are off. ORDERING INFORMATION T A PACKAGE ORDERABLE PART NUMBER 0 C to C TOP-SIDE MARKING SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CM0BQ SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CD0Q SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CD0Q For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at Package drawings, thermal data, and symbolization are available at Product Preview Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 00, Texas Instruments Incorporated POST OFFICE BOX 0 DALLAS, TEXAS

2 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 description/ordering information (continued) The CD0B is a single eight-channel multiplexer that has three binary control inputs (A, B, and C) and an inhibit input. The three binary signals select one of eight channels to be turned on and connect one of the eight inputs to the output. The CD0B is a differential four-channel multiplexer that has two binary control inputs (A and B) and an inhibit input. The two binary input signals select one of four pairs of channels to be turned on and connect the analog inputs to the outputs. The CD0B is a triple two-channel multiplexer with three separate digital control inputs (A, B, and C) and an inhibit input. Each control input selects one of a pair of channels, which are connected in a single-pole, double-throw configuration. When these devices are used as demultiplexers, the CHANNEL IN/OUT terminals are the outputs, and the common (COM OUT/IN) terminals are the inputs. CD0 M OR PW PACKAGE (TOP VIEW) CD0 M OR PW PACKAGE (TOP VIEW) CHANNEL I/O CHANNEL I/O COM OUT/IN CHANNEL I/O CHANNEL I/O INH 0 CHANNEL I/O CHANNEL I/O CHANNEL I/O 0 CHANNEL I/O A B C Y CHANNEL I/O 0 Y CHANNEL I/O COM Y OUT/IN Y CHANNEL I/O Y CHANNEL I/O INH 0 X CHANNEL I/O X CHANNEL I/O COM X OUT/IN X CHANNEL I/O 0 X CHANNEL I/O A B CD0 M OR PW PACKAGE (TOP VIEW) IN/OUT by IN/OUT bx IN/OUT cy OUT/IN CX OR CY IN/OUT CX INH 0 OUT/IN bx or by OUT/IN ax or ay IN/OUT ay IN/OUT ax A B C POST OFFICE BOX 0 DALLAS, TEXAS

3 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 Function Tables CD0 INPUTS ON INH C B A CHANNEL L L L L 0 L L L H L L H L L L H H L H L L L H L H L H H L L H H H H X X X None X = don t care CD0 INPUTS ON INH B A CHANNEL L L L 0x, 0y L L H x, y L H L x, y L H H x, y H X X None X = don t care CD0 INPUTS ON INH A OR B OR C CHANNEL L L ax or bx or cx L H ay or by or cy H X None X = don t care POST OFFICE BOX 0 DALLAS, TEXAS

4 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 logic diagram (positive logic) CD0B CHANNEL I/O 0 A B C 0 Logic-Level Conversion Binary to -of- Decoder With Inhibit COM OUT/IN INH All inputs are protected by CMOS protection network. CD0B X CHANNEL I/O 0 A B INH 0 Logic-Level Conversion Binary to -of- Decoder With Inhibit COM X OUT/IN COM Y OUT/IN 0 Y CHANNEL I/O All inputs are protected by CMOS protection network. POST OFFICE BOX 0 DALLAS, TEXAS

5 logic diagrams (positive logic) (continued) CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 CD0B cy cx IN/OUT by bx ay ax A B 0 Logic-Level Conversion Binary to -of- Decoders With Inhibit COM OUT/IN ac or ay COM OUT/IN bc or by C COM OUT/IN xc or xy INH All inputs are protected by standard CMOS protection network. absolute maximum ratings over operating free-air temperature (unless otherwise noted) Supply voltage range, V+ to V (voltages referenced to terminal) to 0 V DC input voltage range V to + 0. V DC input current, any one input ±0 ma Package thermal impedance, θ JA (see Note ): M package C/W PW package C/W Maximum junction temperature, T J C Lead temperature (during soldering): At distance / ± / inch (, ± 0, mm) from case for 0 s max C Storage temperature range, T stg C to 0 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE : The package thermal impedance is calculated in accordance with JESD -. POST OFFICE BOX 0 DALLAS, TEXAS

6 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 recommended operating conditions MIN MAX UNIT Supply voltage 0 V T A Operating free-air temperature 0 C electrical characteristics, V SUPPLY = ± V, A V = V, R L = 00 Ω, unless otherwise noted (see Note ) I DD PARAMETER TEST CONDITIONS (V) LIMITS AT INDICATED TEMPERATURES C 0 C C MIN TYP MAX Quiescent device current Signal Input (V is ) and Output (V os ) Drain-to-source = 0V V, = 0V, r on Ω ON-state resistance V VIS =0to r on ON-state resistance difference between = 0 V, = 0 V 0 0 Ω any two switches Input/output leakage current (switch off) Any channel OFF (MAX) or all channels OFF (COM OUT/IN) (Max), = 0 V, = 0 V, See Note UNIT µaa ±0. ± ±0 ±0. µa C is Input capacitance = V, = V pf CD0 0 C os Output capacitance = V, = V CD0 pf C ios t pd NOTES: Feedthrough capacitance Propagation delay (signal input to output) CD0 = V, = V 0. pf V IS(p-p) =, R L = 00 kω, C L =0pF pf, t r, t f =0ns. Peak-to-peak voltage symmetrical about. Determined by minimum feasible leakage measurement for automatic testing ns 0 0 POST OFFICE BOX 0 DALLAS, TEXAS

7 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 electrical characteristics, V SUPPLY = ± V, A V = V, R L = 00 Ω, unless otherwise noted (see Note ) (continued) PARAMETER TEST CONDITIONS LIMITS AT INDICATED TEMPERATURES (V) (V) C 0 C C MIN TYP MAX UNIT Control (Address or Inhibit), V C VIL = VDD through kω,... V V Input low voltage IH = through kω, IL R L =kω to, 0 V I is < µa on all OFF channels V IH Input high voltage V IL = through kω,... V IH = through kω, R L =kω to, 0 V I is < µa on all OFF channels I IN Input current V IN = 0 V, V ±0. ± ±0 ±0. µa t pd t pd t pd C IN Address-to-signal t r, t f =0ns ns, C L =0pF pf, OUT (channels ON R L = 0 kω, = 0 V, or OFF) )propagationp See Figure 0, Figure, and delay Figure Inhibit-to-signal t r, t f = 0 ns, C L = 0 pf, OUT (channel R kω 0V turning ON) L = kω, = V, See Figure propagation delay Inhibit-to-signal OUT (channel turning OFF) propagation delay Input capacitance, any address or inhibit input t r, t f = 0 ns, C L = 0 pf, R L = 0 kω, = 0V, See Figure NOTES: : Peak-to-peak voltage symmetrical about : Determined by minimum feasible leakage measurement for automatic testing ns ns ns. pf POST OFFICE BOX 0 DALLAS, TEXAS

8 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 electrical specifications THD V PARAMETER TEST CONDITIONS IS (V) -db cutoff frequency, channel ON (sine-wave input) Total harmonic distortion 0-dB feedthrough h frequency (all channels OFF) 0-dB signal crosstalk frequency Address or inhibit to signal crosstalk (V) LIMITS AT INDICATED TEMPERATURES C MIN TYP MAX UNIT R L = kω, CD0 0 0 V OS at COM OUT/IN, CD0 0 See Note, V OS at COM OUT/IN CD0 0 0 MHz =, 0log V OS /V IS = db, V OS at any channel R L = 0 kω, See Note =, f is = -khz sine wave 0. R L = kω, CD0 0 V OS at COM OUT/IN, CD0 0 0 See Note CD0 0 MHz =, 0log V OS /V IS = 0 db, V OS at any channel R L = kω, between any two channels, See Note 0 =, 0log V OS /V IS = 0 db, Between sections, Measured on common =, 0log V OS /V IS = 0 db, Between sections, Measured on any channel CD0 =, 0log V OS /V IS = 0 db, Between any two sections,. In pin, Out pin =, 0log V OS /V IS = 0 db, CD0 Between any two sections, In pin, Out pin R L = 0 kω, See Note 0 = 0 V, = 0 V, t r, t f = 0 ns, V CC = (square wave) 0 % MHz mv PEAK NOTES:. Peak-to-peak voltage symmetrical about. Both ends of channel POST OFFICE BOX 0 DALLAS, TEXAS

9 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 TYPICAL CHARACTERISTICS r on Channel ON State Resistance CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE Supply Voltage ( ) = V 0 0 V is Input Signal Voltage V Figure T A = C C C CS-RI r on Channel ON State Resistance CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE Supply Voltage ( ) = 0 V T A = C C C V is Input Signal Voltage V Figure CS-RI CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE r on Channel ON State Resistance T A = C Supply Voltage ( ) = V 0 V V r on Channel ON State Resistance Supply Voltage ( ) = V T A = C C C V is Input Signal Voltage V Figure CS-0RI V is Input Signal Voltage V Figure CS-RI POST OFFICE BOX 0 DALLAS, TEXAS

10 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 TYPICAL CHARACTERISTICS V os Output Signal Voltage V 0 = V = 0 V = V T A = C ON CHARACTERISTICS FOR -OF- CHANNELS (CD0B) R L = 00 k, R L = 0 k 0 V is Input Signal Voltage V Figure k P D Power Dissipation Per Package W DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating O and I Pattern C L = 0 pf = V C L = pf = V 0 0 = 0 V f Switching Frequency khz Figure 0 f Test Circuit 00 Ω B/D CD0 A B C 0 CD0 C L 00 Ω Ι 0 0 P D Power Dissipation Per Package W DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating ÒOÓ and ÒIÓ Pattern C L = 0 pf = V = V C L = pf 0 0 = 0 V f Switching Frequency khz Figure 0 00 Ω f 00 Ω 0 CD0 Test Circuit CD0 B/D A B Ι 0 C L 0 P D Power Dissipation Per Package W DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating O and I Pattern C L = 0 pf C L = pf = V 0 0 f Switching Frequency khz Figure 0 = V = 0 V Test Circuit f C L CD0 0 Ι POST OFFICE BOX 0 DALLAS, TEXAS

11 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION = V =. V = V = V V V. V = 0 V = 0 V = 0 V = 0 V = 0 V (A) =. V = 0 V = V (B) (C) (D) NOTE: The A, B, C, and INH input logic levels are L = and H =. The analog signal (through the ) may swing from to. Figure. Typical Bias-Voltage Test Circuits 0% tr = 0 ns 0% 0% Turn-On Time 0% 0% tf = 0 ns 0% 0% tr = 0 ns 0% 0% 0% 0% tf = 0 ns 0% 0% 0% 0% Turn-Off Time 0% tphz 0% Turn-Off Time 0% Turn-On Time Figure 0. Channel Turned ON Waveforms (R L = kω) Figure. Channel Turned OFF Waveforms (R L = kω) POST OFFICE BOX 0 DALLAS, TEXAS

12 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION 0 CD0 I DD 0 CD0 CD0 Figure. OFF Channel Leakage Current, Any Channel OFF I DD 0 CD0 I DD I DD 0 I DD 0 0 I DD CD0 CD0 CD0 Figure. OFF Channel Leakage Current, All Channels OFF 0 CD0 R L Output Clock In C L Output C L R L 0 CD0 Clock In VEE 0 CD0 R L Clock In Output CL Figure. Propagation Delay, Address Input to Signal Output R L Output Clock In 0 pf 0 R L Output Clock In 0 pf 0 R L Output Clock In 0 pf 0 t PHL and t PLH CD0 t PHL and t PLH CD0 Figure. Propagation Delay, Inhibit Input to Signal Output t PHL and t PLH CD0 POST OFFICE BOX 0 DALLAS, TEXAS

13 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION µa K K V IH V IL 0 CD0B V IH V IL V IH V IL 0 CD0B K K µa V IL V IH V IH V IL K 0 CD0B K ma VIH V IL Measure A on All OFF Channels (e.g., Channel ) Measure A on All OFF Channels (e.g., Channel x) Measure A on All OFF Channels (e.g., Channel by) Figure. Input-Voltage Test Circuit (Noise Immunity) 0 0 Ι CD0 CD0 Ι CD0 Figure. Quiescent Device Current Keithley 0 Digital Multimeter 0 k On -k Range Y X Y Plotter H.P. Moseley 00A X Figure. Channel ON-Resistance Test Circuit POST OFFICE BOX 0 DALLAS, TEXAS

14 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION 0 CD0 CD0 Ι 0 CD0 CD0 Ι NOTE: Measure inputs sequentially to both and. Connect all unused inputs to either or. NOTE: Measure inputs sequentially to both and. Connect all unused inputs to either or. Figure. Input Current V P P OFF Channel K RF VM Common Channel ON Channel OFF RL RL RF VM V P P RL Channel OFF Channel ON RF VM RL Figure 0. Feedthrough Figure. Crosstalk Between Any Two Channels V P P Channel In X Channel In Y RF ON or OFF ON or OFF VM R L R L Figure. Crosstalk Between Duals or Triplets (CD0B, CD0B) Differential Signals CD0 CD0 Communications Link Differential Amplifier/Line Driver Differential. Receiver Differential Multiplexing Demultiplexing Figure. Typical Time-Division Application of the CD0B POST OFFICE BOX 0 DALLAS, TEXAS

15 CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 APPLICATION INFORMATION In applications where separate power sources drive and the signal inputs, the current capability should exceed /R L (R L = effective external load). This provision avoids permanent current flow or clamp action on the supply when power is applied or removed from the CD0B, CD0B, or CD0B. A B C A B C CD0B INH D E A B E / CD Q0 Q Q A B C CD0B INH Common Output A B C CD0B INH Figure. -to- Multiplexer Addressing POST OFFICE BOX 0 DALLAS, TEXAS

16 PACKAGE OPTION ADDENDUM -Feb-0 PACKAGING INFORMATION Orderable Device Status () Package Type Package Drawing Pins Package Qty Eco Plan CD0BQPWRGQ ACTIVE TSSOP PW 000 Green (RoHS & no Sb/Br) CD0BQPWRQ ACTIVE TSSOP PW 000 Green (RoHS & no Sb/Br) CD0BQMGQ ACTIVE SOIC D 00 Green (RoHS & no Sb/Br) CD0BQMQ ACTIVE SOIC D 00 Green (RoHS & no Sb/Br) () Lead/Ball Finish () MSL Peak Temp () Op Temp ( C) Device Marking (/) CU NIPDAU Level--0C-UNLIM -0 to CM0BQ CU NIPDAU Level--0C-UNLIM -0 to CM0BQ CU NIPDAU Level--0C-UNLIM -0 to CD0Q CU NIPDAU Level--0C-UNLIM -0 to CD0Q Samples () The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. () Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all substances, including the requirement that lead not exceed 0.% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either ) lead-based flip-chip solder bumps used between the die and package, or ) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.% by weight in homogeneous material) () MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. () There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. () Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. () Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Addendum-Page

17 PACKAGE OPTION ADDENDUM -Feb-0 Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD0B-Q, CD0B-Q : Catalog: CD0B, CD0B Military: CD0B-MIL, CD0B-MIL NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications Addendum-Page

18 PACKAGE MATERIALS INFORMATION -Mar-0 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Reel Diameter (mm) Reel Width W (mm) A0 (mm) B0 (mm) K0 (mm) P (mm) W (mm) Pin Quadrant CD0BQPWRGQ TSSOP PW Q CD0BQPWRQ TSSOP PW Q Pack Materials-Page

19 PACKAGE MATERIALS INFORMATION -Mar-0 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) CD0BQPWRGQ TSSOP PW CD0BQPWRQ TSSOP PW Pack Materials-Page

20

21

22

23

24 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD, latest issue, and to discontinue any product or service per JESD, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as components ) are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS. Products Applications Audio Automotive and Transportation Amplifiers amplifier.ti.com Communications and Telecom Data Converters dataconverter.ti.com Computers and Peripherals DLP Products Consumer Electronics DSP dsp.ti.com Energy and Lighting Clocks and Timers Industrial Interface interface.ti.com Medical Logic logic.ti.com Security Power Mgmt power.ti.com Space, Avionics and Defense Microcontrollers microcontroller.ti.com Video and Imaging RFID OMAP Applications Processors TI EE Community ee.ti.com Wireless Connectivity Mailing Address: Texas Instruments, Post Office Box 0, Dallas, Texas Copyright 0, Texas Instruments Incorporated

Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003 The CD4521B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96,

More information

SDLS940A MARCH 1974 REVISED MARCH 1988. Copyright 1988, Texas Instruments Incorporated

SDLS940A MARCH 1974 REVISED MARCH 1988. Copyright 1988, Texas Instruments Incorporated SN5490A, SN5492A, SN5493A, SN54LS90, SN54LS92, SN54LS93 SN7490A, SN7492A, SN7493A, SN74LS90, SN74LS92, SN74LS93 DECADE, DIVIDE-BY-TWELVE AND BINARY COUNTERS SDLS940A MARCH 1974 REVISED MARCH 1988 PRODUCTION

More information

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate Data sheet acquired from Harris Semiconductor SCHS056D Revised August 2003 CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate CD4071B, CD4072B, and CD4075B OR gates

More information

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003 CD4060B consists of an oscillator section and 14 ripple-carry binary counter stages. The oscillator configuration allows design

More information

with Ultra-Fast Transient Response and High Light-Load Efficiency

with Ultra-Fast Transient Response and High Light-Load Efficiency 1 Adaptor 6-24V Optional N-FET Driver Ultra-Fast DPM Simplified Application Diagram Iin Ultra-Low Quiescent Current Enhanced Safety Features OCP, OVP, FET Short Support CPU Turbo Mode To System bq24715

More information

Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003

Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003 Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003 The CD4502B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages

More information

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003 The CD4009UB and CD4010B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line

More information

LM556 LM556 Dual Timer

LM556 LM556 Dual Timer LM556 LM556 Dual Timer Literature Number: SNAS549 LM556 Dual Timer General Description The LM556 Dual timing circuit is a highly stable controller capable of producing accurate time delays or oscillation.

More information

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003 The CD4555B and CD4556B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line

More information

RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm

RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm 1 1 Product Folder Sample & Buy Technical Documents Tools & Software Support & Community RF37S114 SCBS907 NOVEMBER 2015 RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm 1 Device Overview

More information

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology Literature Number: SNVA553 LM5030 Application DC DC Converter Utilizing the Push-Pull Topology 1 Push-Pull Topology D1 L +

More information

1OE 3B NC 3B V GND ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3125RGYR CU125. SOIC D Tape and reel SN74CBT3125DR

1OE 3B NC 3B V GND ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3125RGYR CU125. SOIC D Tape and reel SN74CBT3125DR SN74CBT3125 QUADRUPLE FET BUS SWITCH SCDS021I MAY 1995 REVISED SEPTEMBER 2002 Standard 125-Type Pinout (D, DB, DGV, and PW Packages) 5-Ω Switch Connection Between Two Ports TTL-Compatible Input Levels

More information

PACKAGE OPTION ADDENDUM www.ti.com 12-Jan-2006 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3) 76005012A

More information

AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier

AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier Application Report SLAA552 August 2012 AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier Ambreesh Tripathi and Harmeet Singh Analog/Digital Converters ABSTRACT

More information

Application Note AN107

Application Note AN107 Murata Balun for CC253x and CC254x LFB182G45BG2D280 By Fredrik Kervel Keywords Balun LFB182G45BG2D280 CC253x CC254x CC257x CC85xx 1 Introduction Murata s LFB182G45BG2D280 integrated balun is specially

More information

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175 54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175 54LS174 DM54LS174 DM74LS174 54LS175 DM54LS175 DM74LS175 Hex/Quad D Flip-Flops with Clear Literature Number: SNOS290A 54LS174 DM54LS174 DM74LS174

More information

PACKAGE OPTION ADDENDUM www.ti.com 12-Jan-2006 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3) 5962-9557401QCA

More information

SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SCBS139D MAY 1992 REVISED JULY 1995 State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation

More information

PACKAGE OPTION ADDENDUM

PACKAGE OPTION ADDENDUM PACKAGE OPTION ADDENDUM www.ti.com 10-Jun-2014 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish (6) MSL Peak Temp (3) Op Temp

More information

LM709 LM709 Operational Amplifier

LM709 LM709 Operational Amplifier LM709 LM709 Operational Amplifier Literature Number: SNOS659A LM709 Operational Amplifier General Description The LM709 series is a monolithic operational amplifier intended for general-purpose applications

More information

description typical application

description typical application Overvoltage Protection and Lockout for 12 V, 5 V, 3.3 V Undervoltage Protection and Lockout for 5 V and 3.3 V Fault Protection Output With Open-Drain Output Stage Open-Drain Power Good Output Signal for

More information

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR The SN54LS07 and SN74LS17 are obsolete and are no longer supplied. Convert TTL Voltage Levels to MOS Levels High Sink-Current Capability Input Clamping Diodes Simplify System Design Open-Collector Driver

More information

FEATURES APPLICATIONS

FEATURES APPLICATIONS FEATURES DIGITALLY-CONTROLLED ANALOG VOLUME CONTROL: Four Independent Audio Channels Serial Control Interface Zero Crossing Detection Mute Function WIDE GAIN AND ATTENUATION RANGE: +31.5dB to 95.5dB with

More information

LM388 LM388 1.5W Audio Power Amplifier

LM388 LM388 1.5W Audio Power Amplifier LM388 LM388 1.5W Audio Power Amplifier Literature Number: SNOSBT8A LM388 1 5W Audio Power Amplifier General Description The LM388 is an audio amplifier designed for use in medium power consumer applications

More information

description/ordering information

description/ordering information SLLS047L FEBRUARY 1989 REVISED MARCH 2004 Meets or Exceeds TIA/EIA-232-F and ITU Recommendation V.28 Operates From a Single 5-V Power Supply With 1.0-F Charge-Pump Capacitors Operates Up To 120 kbit/s

More information

Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial

Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial Application Report SLAA672 July 2015 Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial Sanjay Pithadia, N. Navaneeth Kumar ABSTRACT This application report explains different parameters

More information

description V CC A CLR BO CO LOAD C D B Q B Q A DOWN UP Q C Q D GND D OR N PACKAGE (TOP VIEW) SDFS031A D3693, JANUARY 1991 REVISED OCTOBER 1993

description V CC A CLR BO CO LOAD C D B Q B Q A DOWN UP Q C Q D GND D OR N PACKAGE (TOP VIEW) SDFS031A D3693, JANUARY 1991 REVISED OCTOBER 1993 High-Speed f max of 100 MHz Typical Parallel Asynchronous Load for Modulo-N Count Lengths Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Package Optio Include

More information

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type July 25 th, 2012 Automotive Grade AUIRS4427S DUAL LOW SIDE DRIVER Features Gate drive supply range from 6 V to 20 V CMOS Schmitt-triggered inputs 3.3V and 5V logic compatible Two independent gate drivers

More information

description/ordering information

description/ordering information SCES207I APRIL 1999 REVISED SEPTEMBER 2003 Available in the Texas Instruments NanoStar and NanoFree Packages Supports 5-V V CC Operation Inputs Accept Voltages to 5.5 V Max t pd of 6 ns at 3.3 V Low Power

More information

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS Choice of Open-Collector or Active Pullup (Totem-Pole) Outputs Single 5-V Supply Differential Line Operation Dual-Channel Operation TTL Compatible ± 15-V Common-Mode

More information

Triple single-pole double-throw analog switch

Triple single-pole double-throw analog switch Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable

More information

ESD Protection Exceeds JESD 22 I off. 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A)

ESD Protection Exceeds JESD 22 I off. 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) www.ti.com FEATURES SN74CBTLV3245A LOW-VOLTAGE OCTAL FET BUS SWITCH SCDS034M JULY 1997 REVISED AUGUST 2005 Standard '245-Type Pinout Latch-Up Performance Exceeds 250 ma Per 5-Ω Switch Connection Between

More information

AUDIO DIFFERENTIAL LINE RECEIVER. 0dB (G = 1)

AUDIO DIFFERENTIAL LINE RECEIVER. 0dB (G = 1) INA4 INA4 INA4 INA4 INA4 INA4 AUDIO DIFFERENTIAL LINE RECEIVERS db (G = ) FEATURES SINGLE AND DUAL VERSIONS LOW DISTORTION:.% at f = khz HIGH SLEW RATE: 4V/µs FAST SETTLING TIME: µs to.% WIDE SUPPLY RANGE:

More information

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A LM138,LM338 LM138/LM338 5-Amp Adjustable Regulators Literature Number: SNVS771A LM138/LM338 5-Amp Adjustable Regulators General Description The LM138 series of adjustable 3-terminal positive voltage regulators

More information

8-channel analog multiplexer/demultiplexer

8-channel analog multiplexer/demultiplexer Rev. 12 25 March 2016 Product data sheet 1. General description The is an with three address inputs (S1 to S3), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common

More information

Providing Continuous Gate Drive Using a Charge Pump

Providing Continuous Gate Drive Using a Charge Pump Application Report Philip Meyer and John Tucker... Power Management Products ABSTRACT Certain applications require that output voltage regulation be maintained when the input voltage is only slightly higher

More information

SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS Wide Operating Voltage Range of 2 V to 6 V High-Current 3-State Noninverting Outputs Drive Bus Lines Directly or Up To 15 LSTTL Loads Low Power Consumption, 80-μA Max I CC Typical t pd = 22 ns ±6-mA Output

More information

CD4049UB, CD4050B. CMOS Hex Buffer/Converters. Applications. [ /Title (CD40 49UB, CD405 0B) /Subject. Ordering Information

CD4049UB, CD4050B. CMOS Hex Buffer/Converters. Applications. [ /Title (CD40 49UB, CD405 0B) /Subject. Ordering Information CD4049UB, CD4050B Data sheet acquired from Harris Semiconductor SCHS046I August 1998 - Revised May 2004 [ /Title (CD40 49UB, CD405 0B) /Subject (CMO S Hex Buffer/ Converters) /Autho r () /Keywords (Harris

More information

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS SLS056J MAY 976 REISED MAY 2003 3-Terminal Regulators Output Current up to.5 A Internal Thermal-Overload Protection High Power-Dissipation Capability Internal Short-Circuit Current Limiting Output Transistor

More information

Wireless Subwoofer TI Design Tests

Wireless Subwoofer TI Design Tests Wireless Subwoofer TI Design Tests This system design was tested for THD+N vs. frequency at 5 watts and 30 watts and THD+N vs. power at 00. Both the direct analog input and the wireless systems were tested.

More information

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer Literature Number: SNOSBR1A DS8907 AM FM Digital Phase-Locked Loop Frequency Synthesizer General Description The DS8907 is a PLL synthesizer

More information

Design Note DN304. Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø. Keywords. 1 Introduction

Design Note DN304. Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø. Keywords. 1 Introduction Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø Keywords Cebal Driver Windows x86 Windows x64 SmartRF Studio SmartRF Packet Sniffer SmartRF Flash Programmer SmartRF05EB SmartRF04EB

More information

Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid

Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid Application Report SNAA0A March 015 Revised June 015 Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid AmyLe ABSTRACT The need for accurate and reliable sensors is growing in

More information

Stereo Audio Volume Control

Stereo Audio Volume Control PGA2320 Stereo Audio Volume Control FEATURES DIGITALLY-CONTROLLED ANALOG VOLUME CONTROL: Two Independent Audio Channels Serial Control Interface Zero Crossing Detection Mute Function WIDE GAIN AND ATTENUATION

More information

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS SNHC, SNHC QUADRUPLE 2-LINE TO -LINE DATA SELECTORS/MULTIPLEXERS SCLSB DECEMBER 982 REVISED MAY 99 Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers

More information

TMP100 EP DIGITAL TEMPERATURE SENSOR WITH I 2 C INTERFACE

TMP100 EP DIGITAL TEMPERATURE SENSOR WITH I 2 C INTERFACE Controlled Baseline One Assembly/Test Site, One Fabrication Site Enhanced Diminishing Manufacturing Sources (DMS) Support Enhanced Product-Change Notification Qualification Pedigree Digital Output: I 2

More information

SN54LV163A, SN74LV163A 4-BIT SYNCHRONOUS BINARY COUNTERS

SN54LV163A, SN74LV163A 4-BIT SYNCHRONOUS BINARY COUNTERS SN54LV163A, SN74LV163A 4-BIT SYNCHRONOUS BINARY COUNTERS 2-V to 5.5-V V CC Operation Max t pd of 9.5 ns at 5 V Typical V OLP (Output Ground Bounce)

More information

Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA

Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA Texas Instruments FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA 12/05/2014 1 General 1.1 PURPOSE Provide the detailed data for evaluating and verifying the FB-PS-LLC. The FB-PS-LLC is a Full

More information

AN-1733 Load Transient Testing Simplified

AN-1733 Load Transient Testing Simplified Application Report... ABSTRACT The load transient test may be the simplest diagnostic tool available to instantly analyze the loop stability of a system: the visual appearance of the output voltage as

More information

SN54ABT377, SN74ABT377A OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

SN54ABT377, SN74ABT377A OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLOCK ENABLE State-of-the-Art EPIC-ΙΙB BiCMOS Design Significantly Reduces Power Dissipation Latch-Up Performance Exceeds 500 ma Per JEDEC Standard JESD-17 Typical V OLP (Output Ground Bounce) < 1 V at V CC = 5 V,

More information

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise

More information

Importing a SPICE NetList Into TINA9-TI

Importing a SPICE NetList Into TINA9-TI Application Report Importing a SPICE NetList into TINA9-TI John Miller... Analog elab ABSTRACT This application note describes the procedure for importing an unencrypted SPICE netlist into TINA9-TI (available

More information

TLC556, TLC556Y DUAL LinCMOS TIMERS

TLC556, TLC556Y DUAL LinCMOS TIMERS TLC556, TLC556Y DUAL LinCMOS TIMERS ery Low Power Consumption...2 mw Typ at DD = 5 Capable of Operation in Astable Mode CMOS Output Capable of Swinging Rail to Rail High Output-Current Capability Sink

More information

Regulating Pulse Width Modulator

Regulating Pulse Width Modulator Regulating Pulse Width Modulator UC1526 FEATURES 8 To 35V Operation 5V Reference Trimmed To ±1% 1Hz To 400kHz Oscillator Range Dual 100mA Source/Sink Outputs Digital Current Limiting Double Pulse Suppression

More information

TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL Microprocessor Peripheral or Standalone Operation 8-Bit Resolution A/D Converter Differential Reference Input Voltages Conversion Time...17 µs Max Total Access and Conversion Cycles Per Second TLC548...up

More information

TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier

TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier Literature Number: SNOSBW6A TL081 Wide Bandwidth JFET Input Operational Amplifier General Description The TL081 is a low cost high speed JFET

More information

Multi-Transformer LED TV Power User Guide. Anderson Hsiao

Multi-Transformer LED TV Power User Guide. Anderson Hsiao Multi-Transformer LED TV Power User Guide Anderson Hsiao Operation Range Input Range: 90Vac~264Vac 47Hz~63Hz Dimming Range: Reverse Signal 0V ~ 5V 100Hz ~200Hz 1%~100% Output Range :STBY-5V 20mA~1A 5V

More information

LMS8117A LMS8117A 1A Low-Dropout Linear Regulator

LMS8117A LMS8117A 1A Low-Dropout Linear Regulator LMS8117A LMS8117A 1A Low-Dropout Linear Regulator Literature Number: SNOS487E LMS8117A 1A Low-Dropout Linear Regulator General Description The LMS8117A is a series of low dropout voltage regulators with

More information

AN-311 Theory and Applications of Logarithmic Amplifiers

AN-311 Theory and Applications of Logarithmic Amplifiers Application Report... ABSTRACT A number of instrumentation applications can benefit from the use of logarithmic or exponential signal processing techniques. The design and use of logarithmic/exponential

More information

AVAILABLE OPTIONS SMALL OUTLINE (D)

AVAILABLE OPTIONS SMALL OUTLINE (D) SLOS65D MARCH 1991 REVISED APRIL 22 2.5-V Virtual Ground for 5-V/GND Analog Systems High Output-Current Capability Sink or Source... 2 ma Typ Micropower Operation... 17 µa Typ Excellent Regulation Characteristics

More information

1-of-4 decoder/demultiplexer

1-of-4 decoder/demultiplexer Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active

More information

Design Note DN041. Using CC253X or CC254X with Dipole PCB Antennas. Keywords. 1 Introduction. By Espen Wium CC2530 CC2531 CC2533 CC2540 CC2541

Design Note DN041. Using CC253X or CC254X with Dipole PCB Antennas. Keywords. 1 Introduction. By Espen Wium CC2530 CC2531 CC2533 CC2540 CC2541 Using CC253X or CC254X with Dipole PCB Antennas By Espen Wium Keywords Half wave dipole RF Antenna Efficiency Gain TRP (Total Radiated Power) CC2530 CC2531 CC2533 CC2540 CC2541 1 Introduction Many RFICs

More information

SN74ACT7808 2048 9 STROBED FIRST-IN, FIRST-OUT MEMORY

SN74ACT7808 2048 9 STROBED FIRST-IN, FIRST-OUT MEMORY Load Clocks and Unload Clocks Can Be Asynchronous or Coincident 2048 Words by 9 Bits Low-Power Advanced CMOS Technology Fast Access Times of 5 ns With a 50-pF Load Programmable Almost-Full/Almost-Empty

More information

3V Video Amplifier with 6dB Gain and Filter in SC70

3V Video Amplifier with 6dB Gain and Filter in SC70 OPA360 SB0S294E DECEMBER 2003 REVISED SEPTEMBER 2006 3V Video Amplifier with 6dB Gain and Filter in SC70 FEATURES EXCELLENT VIDEO PERFORMANCE INTERNAL GAIN: 6dB 2-POLE RECONSTRUCTION FILTER SAG CORRECTION

More information

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP SLWA022 APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL CHIP October 6, 1994 1.0 INTRODUCTION This report describes how one can use the GC2011 Digital Filter chip to build digital modulators

More information

LM1851 LM1851 Ground Fault Interrupter

LM1851 LM1851 Ground Fault Interrupter LM1851 LM1851 Ground Fault Interrupter Literature Number: SNIS158 LM1851 Ground Fault Interrupter General Description The LM1851 is designed to provide ground fault protection for AC power outlets in consumer

More information

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook. 1997 Jun 30

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook. 1997 Jun 30 INTEGRATED CIRCUITS IC24 Data Handbook 1997 Jun 30 FEATURES Wide supply voltage range of 1.2 V to 3.6 V In accordance with JEDEC standard no. 8-1A Inputs accept voltages up to 5.5 V CMOS low power consumption

More information

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS Single Down/Up Count-Control Line Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Asynchronously Presettable With Load Control Package Options Include Plastic

More information

12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface

12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface ADS7828 ADS7828 NOVEMBER 2001 - REVISED MARCH 2005 12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface FEATURES 8-CHANNEL MULTIPLEXER 50kHz SAMPLING RATE NO MISSING CODES 2.7V TO

More information

Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT

Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT Application Report SLVA255 September 2006 Minimizing Ringing at the Switch Node of a Boost Converter Jeff Falin... PMP Portable Power Applications ABSTRACT This application report explains how to use proper

More information

TPS76901, TPS76912, TPS76915, TPS76918, TPS76925 TPS76927, TPS76928, TPS76930, TPS76933, TPS76950 ULTRALOW-POWER 100-mA LOW-DROPOUT LINEAR REGULATORS

TPS76901, TPS76912, TPS76915, TPS76918, TPS76925 TPS76927, TPS76928, TPS76930, TPS76933, TPS76950 ULTRALOW-POWER 100-mA LOW-DROPOUT LINEAR REGULATORS -ma Low-Dropout Regulator TPS76901, TPS76912, TPS76915, TPS76918, TPS76925 TPS76927, TPS76928, TPS76930,, TPS76950 ULTRALOW-POWER -ma LOW-DROPOUT LINEAR REGULATORS Available in 1.2-V, 1.5-V, 1.8-V, 2.5-V,

More information

16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER

16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER JANUARY 1996 REVISED OCTOBER 2006 16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER FEATURES 100kHz min SAMPLING RATE STANDARD ±10V INPUT RANGE 86dB min SINAD WITH 20kHz INPUT ±3.0 LSB max INL DNL:

More information

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock

More information

SN74ACT7807 2048 9 CLOCKED FIRST-IN, FIRST-OUT MEMORY

SN74ACT7807 2048 9 CLOCKED FIRST-IN, FIRST-OUT MEMORY Free-Running Read and Write Clocks Can Be Asynchronous or Coincident Read and Write Operations Synchronized to Independent System Clocks Input-Ready Flag Synchronized to Write Clock Output-Ready Flag Synchronized

More information

16-Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface

16-Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface SBAS0A JULY 997 REVISED NOVEMBER 00 -Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface FEATURES: SERIAL DIGITAL INTERFACE VOLTAGE OUTPUT: ±0V, ±V, 0 to +0V ± LSB INTEGRAL LINEARITY -BIT MONOTONIC

More information

Description. For Fairchild s definition of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html.

Description. For Fairchild s definition of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html. FSA2357 Low R ON 3:1 Analog Switch Features 10µA Maximum I CCT Current Over an Expanded Control Voltage Range: V IN=2.6V, V CC=4.5V On Capacitance (C ON): 70pF Typical 0.55Ω Typical On Resistance (R ON)

More information

AN-225 IC Temperature Sensor Provides Thermocouple Cold-Junction

AN-225 IC Temperature Sensor Provides Thermocouple Cold-Junction Application Report AN-225 IC Temperature Sensor Provides Thermocouple Cold-Junction... ABSTRACT Two circuits using the LM335 for thermocouple cold-junction compensation have been described. With a single

More information

AN-1963 IEEE 1588 Synchronization Over Standard Networks Using the

AN-1963 IEEE 1588 Synchronization Over Standard Networks Using the Application Report AN-963 IEEE 588 Synchronization Over Standard Networks Using the... ABSTRACT This application report describes a method of synchronization that provides much more accurate synchronization

More information

Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511

Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511 Folded Dipole Antenna for CC25xx By Audun Andersen Keywords CC2500 CC2550 CC2510 CC2511 Folded Dipole PCB Antenna 2.4 GHz 1 Introduction This document describes a folded dipole PCB antenna design that

More information

AN-1405 DP83848 Single 10/100 Mb/s Ethernet Transceiver Reduced Media Independent Interface (RMII ) Mode

AN-1405 DP83848 Single 10/100 Mb/s Ethernet Transceiver Reduced Media Independent Interface (RMII ) Mode Application Report SNLA076A October 2005 Revised April 2013 AN-1405 DP83848 Single 10/100 Mb/s Ethernet Transceiver Reduced Media... ABSTRACT This application report summarizes how a designer can take

More information

74HC4067; 74HCT4067. 16-channel analog multiplexer/demultiplexer

74HC4067; 74HCT4067. 16-channel analog multiplexer/demultiplexer Rev. 6 22 May 2015 Product data sheet 1. General description The is a single-pole 16-throw analog switch (SP16T) suitable for use in analog or digital 16:1 multiplexer/demultiplexer applications. The switch

More information

DC/DC LED Lighting Developer s Kit Hardware

DC/DC LED Lighting Developer s Kit Hardware Reference Guide The DC/DC LED lighting developer s kit provides a great way to learn and experiment by using a single MCU to accurately control a series of LED strings and efficiently control the power

More information

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS TSL50, TSL5, TLS5 SOES004C AUGUST 99 REVISED NOVEMBER 995 Monolithic Silicon IC Containing Photodiode, Operational Amplifier, and Feedback Components Converts Light Intensity to Output Voltage High Irradiance

More information

Quad 2-input NAND Schmitt trigger

Quad 2-input NAND Schmitt trigger Rev. 9 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a quad two-input NAND gate. Each input has a Schmitt trigger circuit. The gate switches

More information

74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer

74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer Rev. 7 29 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a. It decodes four binary weighted address inputs (A0 to A3) to sixteen mutually

More information

Calculating Gain for Audio Amplifiers

Calculating Gain for Audio Amplifiers Application eport SLOA105A October 003 evised September 005 Calculating Gain for Audio Amplifiers Audio Power Amplifiers ABSTACT This application report explains the different types of audio power amplifier

More information

FEATURES DESCRIPTION. www.ti.com SLUS247F APRIL 1997 REVISED NOVEMBER 2007 VDD 8 POWER TO CIRCUITRY. 400 na RES POWER ON RESET 1.

FEATURES DESCRIPTION. www.ti.com SLUS247F APRIL 1997 REVISED NOVEMBER 2007 VDD 8 POWER TO CIRCUITRY. 400 na RES POWER ON RESET 1. SLUS247F APRIL 1997 REVISED NOVEMBER 2007 FEATURES Fully Programmable Reset Threshold Fully Programmable Reset Period Fully Programmable Watchdog Period 2% Accurate Reset Threshold Input Voltage Down to

More information

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop Rev. 9 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a dual D-type flip-flop that features independent set-direct input (SD), clear-direct input

More information

74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer

74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer Rev. 4 27 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive

More information

74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors

More information

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance

More information

PI5C3244 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012

PI5C3244 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 Features: Near-Zero propagation delay 5-ohm switches connect inputs to outputs when enabled Direct bus connection when switches are ON Ultra Low Quiescent Power (0.2µA Typical) Ideally suited for notebook

More information

3-to-8 line decoder, demultiplexer with address latches

3-to-8 line decoder, demultiplexer with address latches Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC

More information

High-Voltage, Internally Powered ISOLATION AMPLIFIER

High-Voltage, Internally Powered ISOLATION AMPLIFIER ISO17 High-Voltage, Internally Powered ISOLATION AMPLIFIER FEATURES SIGNAL AND POWER IN ONE TRIPLE-WIDE PACKAGE 8Vpk TEST VOLTAGE 5Vrms CONTINUOUS AC BARRIER RATING WIDE INPUT SIGNAL RANGE: 1V to 1V WIDE

More information

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604 a FEATURES 1 pc Charge Injection (Over the Full Signal Range) 2.7 V to 5.5 V ual Supply 2.7 V to 5.5 ingle Supply Automotive Temperature Range: 4 C to +125 C 1 pa Max @ 25 C Leakage Currents 85 Typ On

More information

The 74LVC1G11 provides a single 3-input AND gate.

The 74LVC1G11 provides a single 3-input AND gate. Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this

More information

SDLS068A DECEMBER 1972 REVISED OCTOBER 2001. Copyright 2001, Texas Instruments Incorporated

SDLS068A DECEMBER 1972 REVISED OCTOBER 2001. Copyright 2001, Texas Instruments Incorporated SN54174, SN54175, SN54LS174, SN54LS175, SN54S174, SN54S175, SN74174, SN74175, SN74LS174, SN74LS175, SN74S174, SN74S175 PRODUCTION DATA information is current as of publication date. Products conform to

More information

AN-1900 LM3150 Evaluation Boards

AN-1900 LM3150 Evaluation Boards User's Guide 1 Introduction The LM3150 evaluation boards are designed to provide the design engineer with a fully functional power converter based on Constant On-Time with Emulated Ripple mode control

More information

SN28838 PAL-COLOR SUBCARRIER GENERATOR

SN28838 PAL-COLOR SUBCARRIER GENERATOR Solid-State Reliability Surface-Mount Package NS PACKAE (TOP VIEW) description The SN28838 is a monolithic integrated circuit designed to interface with the SN28837 PALtiming generator in order to generate

More information

74HC2G02; 74HCT2G02. 1. General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate

74HC2G02; 74HCT2G02. 1. General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate Rev. 5 27 September 2013 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 2-input NOR gate. Inputs include clamp diodes. This enables the use of

More information