Interleaved PFC
Introduction: Basics of interleaving Main benefits Agenda NCP1631: a novel controller for interleaved PFC Out-of-phase management The NCP1631 allows the use of smaller inductors Main functions Experimental results and performance General waveforms Efficiency Conclusion
Interleaved PFC Two small PFC stages delivering (P in(avg) / ) in lieu of a single big one I L1 I D1 Ac line I t in () t 1 8 7 3 6 4 5 V in () t I Ltot ( ) I L NCP1601 I D EMI Filter 1 3 8 7 6 I Dtot ( ) V out 4 5 NCP1601 C bulk LOAD If the two phases are out-of-phase, the resulting currents (I L(tot) ) and (I D(tot) ) exhibit a dramatically reduced ripple. 3
More components but: Interleaved Benefits A 150 W PFC is easier to design than a 300 W one Modular approach Better heating distribution Extended range for Critical Conduction Mode (CrM) Smaller components (help meet strict form factor needs e.g., flat panels) Two DCM PFCs look like a CCM PFC converter Eases EMI filtering and reduces the output rms current 4
Input and Output Current What is the ripple of the I L(tot) total input current? What is the ripple of the I D(tot) total output current? I L1 I D1 Ac line I in () t 1 8 7 3 6 4 5 V in () t I Ltot ( ) I L NCP1601 I D EMI Filter 1 3 8 7 6 I Dtot ( ) V out 4 5 NCP1601 C bulk LOAD 5
Input Current Ripple at Low Line When V in remains lower than V out /, the input current looks like that of a CCM, hysteretic PFC (I L(tot) ) swings between two nearly sinusoidal envelops Peak, averaged and valley current @ 90 Vrms, 30 W input (Vout = 390 V) Peak, valley and averaged Input Current (A) 7 6 I L(tot) 5 4 3 1 0 I in (t) 0.00% 5.00% 50.00% 75.00% 100.00% time as a percentage of a period (%) Envelop for the peak currents Envelop for the valley currents 6
Input Current Ripple at High Lline When V in exceeds (V out /), the valley current is constant! It equates V out R in where R in is the PFC input impedance Peak, averaged and valley current @ 30 Vrms, 30 W input (Vout = 390 V) Peak, valley and averaged Input Current (A) 3.0.5 I L(tot).0 1.5 1.0 0.5 0.0 I in (t) 0.00% 5.00% 50.00% 75.00% 100.00% time as a percentage of a period (%) No ripple when V in = V out / P V V in( avg) out = out V R in( rms) in 7
Line Input Current For each branch, somewhere within the sinusoid: I L 1 T sw I L1 I L 1 T sw The sum of the two averaged, sinusoidal phases currents gives the total line current: I in = I ( ) T = I L1 + I L Ltot T T sw sw sw Assuming a perfect current balacing: I = I = I L 1 T L T in The peak current in each branch is I in (t) sw sw 8
Ac Component of the Refueling Current The refueling current (output diode(s) current) depends on the mode: I in Phase 1 Phase Iin Iin Iin Single phase CCM Single phase CrM Interleaved CrM rms value over T sw rms value over T sw rms value over T sw I in V V in out 3 I in V V in out 3 I in V V in out 9
A Reduced Rms Current in the Bulk Capacitor Integration over the sinusoid leads to (resistive load): Single phase CCM PFC Single phase CrM or FCCrM* PFC Interleaved CrM or FCCrM* PFC Diode(s) rms current (I D(rms) ) P 8 out η 3π V V in( rms) out 3 P 8 out η 3π V V in( rms) out P 8 out η 3 3π V V in( rms) out Capacitor rms current (I C(rms) ) P 8 out η P 3π V V V out in( rms) out out P 3 out η P 9π V V V in( rms) out out out P 16 out η P 9π V V V in( rms) out out out 300 W, V out =390 V V in(rms) =90 V I D(rms) = 1.9 A I C(rms) = 1.7 A I D(rms) =. A I C(rms) =.1 A I D(tot)(rms) = 1.5 A I C(rms) = 1.3 A Interleaving dramatically reduces the rms currents reduced losses, lower heating, increased reliability * Frequency Clamped CrM 10
Interleaved PFC combines: Finally The advantages of CrM operations No need for low t rr diode High efficiency A reduced input current ripple and a minimized rms current in the bulk capacitor A better distribution of heating More components but small ones Well adapted to slim form factor applications such as notebook adapters and LCD TVs Refer to application note AND8355 for more details 11
Introduction: Basics of interleaving Main benefits Agenda NCP1631: a novel controller for interleaved PFC Out-of-phase management The NCP1631 allows the use of smaller inductors Main functions Experimental results and performance General waveforms Efficiency Conclusion 1
NCP1631 Overview Interleaved, -phase PFC controller Frequency Clamped Critical conduction Mode (FCCrM) to optimize the efficiency over the load range. Substantial out-of-phase operation in all conditions including start-up, OCP or transient sequences. Feedforward for improved loop compensation Eased design of the downstream converter: pfcok, dynamic response enhancer, standby management High protection level: Brown-out protection, accurate 1-pin current limitation, in-rush currents detection, separate pin for (programmable) OVP 13
NCP1631 Overview Interleaved, -phase PFC controller Zero voltage detection (branch) Zero voltage detection (branch1) Fixes the max. on-time Feed-forward Fixes the max. switching frequency High (5 V) when PFC is ready (steady state) Adjusts the regulation loop bandwidth Adjusts the Frequency Foldback characteristic Brown-out detection with a 50-ms blanking delay to meet hold-up time requirements Over and Under voltage protection (OVP, UVP) Latch input: if V Latch >.5 V, the controller shutdowns One CS pin to sense the total input current for Over- Current Protection and Inrush detection 14
NCP1631 Typical Application Indicates the downstream converter that the PFC is ready Vin Vout V aux I coil1 L R bo1 OVP in R out R out3 C osc R out1 FB R t R zcd 1 3 16 15 14 R zcd1 pfcok L 1 M 1 D 1 V aux I coil D Vout 4 13 Ac line R bo C bo C p Cz R z R FF 5 6 7 1 11 10 Vcc M LOAD EMI Filter Cin BO OVP in 8 9 R ocp C bulk R sense I in 1 current sense resistor Synchronization of phases is completely internal 15
Interleaving: Master / Slave Approach The master branch operates freely The slave follows with a 180 phase shift Main challenge: maintaining the CrM operation (no CCM, no dead-time) L < L 1 T sw T sw T sw T sw T sw T sw Current mode: inductor unbalance Voltage mode: on-time shift 16
Interleaving: Interactive-Phase Approach Each phase properly operates in CrM The two branches interact to set the 180 phase shift Main challenge: to keep the proper phase shift On-time perturbation for one phase T sw T sw T sw CrM operation is maintained but a perturbation of the on-time may degrade the 180 phase shift We selected this approach 17
Interleaving Management The oscillator manages the out-of-phase operation It acts as the interleaved clocks generator 5 V 4 V 18
Current Balancing between the Branches The NCP1631 operates in voltage mode Same on-time and hence switching period in the two branches An imbalance in the inductors: Does not affect the switching period Only causes a difference in the power amount conveyed by each branch I I L = L in(1) in() 1 L 1 > L Phase 1 Phase t on t on time The two branches remains synchronized CrM operation is kept (or FCCrM) No alteration of the 180 degree phase shift 19
Artificial Unbalancing In this test, the 150 µh inductor of branch 1 is replaced by a 300 µh coil!!!! Hence, more current is drawn by branch and MOSFET of branch is (normally) hotter The following plots show how the PFC stage behaves in these extreme conditions and full load 0
Still Operates in a Robust Manner 10 Vrms, 0.8 A (PF = 0.997, THD = 6%) I line (5 A/ div) 30 Vrms, 0.8 A (PF = 0.980, THD = 11%) I line (5 A/ div) I in (5 A/div) I in ( A/div) DRV (10 V/div) DRV (10 V/div) DRV (10 V/div) Zoom DRV (10 V/div) OSC pin voltage (5 V/ div) I in (5 A/div) OSC pin voltage (5 V/ div) I in ( A/div) DRV DRV DRV DRV 1
Switching Frequency Variations in CrM 1.50 1.00 0.50 0.00 Normalized f sw variations within the ac line sinusoid (V in,rms = 90 V, V out = 400 V) V in (t) 0.00 1.00.00 3.00 ωt fsw / fsw(90) Normalized f sw (at the sinusoid top) vs V in,rms.50.00 1.50 1.00 0.50 80 110 140 170 00 30 60 f sw becomes large V in,rms (V) The switching frequency varies versus the input power, the ac line amplitude and within the sinusoid f sw becomes high at light load, leading to large switching losses f sw should be limited fsw / fsw(00w) 0 15 10 5 0 f sw (normalized) vs P in 0 50 100 150 00 P in (W)
Limiting f sw to Optimize the Efficiency At the top of the sinusoid: f sw ( Vin pk ) V = 4, in, pk 1 L P in, avg V out CrM operation requires large inductors to limit the switching losses at light load Can t we clamp f sw not to over-dimension L? Frequency Clamped Critical conduction Mode (FCCrM) 3
Frequency Clamped Critical Conduction Mode At light load, the current cycle is short When shorter than the oscillator period, no new cycle until the oscillator period is elapsed dead-times (DCM) On-times are increased to compensate the dead-times no PF degradation (ON proprietary) 4
NCP1631 Operation - FCCrM In FCCrM, the switching frequency is clamped: Fixed frequency in light load mode and near the line zero crossing Critical conduction mode (CrM) achieved at full load. FCCrM optimizes the efficiency over the load range. FCCrM reduces the range of frequencies to be filtered (EMI) FCCrM allows the use of smaller inductors No need for large inductances to limit the frequency range! E.g., 150 µh (PQ60) for a wide mains 300-W application Frequency Foldback reduces the clamp fequency at light load to further improve the efficiency 5
NCP1631 Frequency Foldback The clamp frequency linearly decays when P in goes below a preset level (P LL ) P LL is programmed by the pin6 resistor ( ) ( P ) Pin R pin6 105µA R FF pin6 = 1.66 15810 in HL (P in ) HL is the max. power deliverable by the PFC stage Example: FF at 40% load and a 130 khz nominal frequency 160 140 F sw(max)nom F sw(max) 10 I FF 80 100 60 40 105 µa 0 0 0 0 40 60 80 100 Load (%) Pin 6 pins out a voltage proportional to the power. The I FF current is clamped to 105µA and used to charge and discharge the oscillator capacitor Gradual decay of the clamp frequency No discontinuity in the operation A resistor across the oscillator capacitor sets a minimum clamp frequency (e.g., 0 khz - see application note AND8407) 6
Light Load Operation Input current ( A / div) 5% load, 90 V Frequency is reduced at light load Heavy DCM operation to reduce the switching losses V aux1 (10 V/div) Dead-time V aux (10 V/div) Full load, 90 V CrM at heavy load conditions 7
No Load Consumption Conditions No Frequency Foldback (pin6 grounded) separate V out sensing networks for FB and OVP for a total 185-µA leakage on thev out rail Frequency Foldback (R FF = 4.7 kω) separate V out sensing networks for FB and OVP for a total 185-µA leakage on the V out rail (*) Frequency Foldback (R FF = 4.7 kω) one V out sensing network for FB and OVP for a total 48-µA leakage on the V out rail Line Voltage (V) 115 30 115 30 115 30 Input Power (mw) 107 138 96 134 38 8 Measured on the 300 W NCP1631 demoboard External V cc, 3 * 680 kω resistors to discharge the X capacitors Frequency Foldback improves the efficiency in light load but also in no-load conditions (*) Default demoboard configuration 8
NCP1631 Fault Management Brown-out Undervoltage protection Latch-off condition Die overtemperature Improper Vcc level for operation Too low current sourced by the Rt pin In OFF mode, the major part of the circuit sleeps and consumption is minimized to < 500 µa 9
NCP1631 Over Current Protection ) I CS current maintains 0 V on CS pin R ( R I ) + ( R I ) = 0 I = CS I CS in OCP CS CS in ROCP 3) If I CS exceeds 10uA, OCP is triggered 1) NCP1631 monitors a negative voltage, V CS, proportional to the current drawn by both interleaved branches, I in. Select R CS freely (optimally) R OCP sets the current limit Minimized losses in R CS 30
NCP1631 Overcurrent Protection When I CS > 10 μa, the OCP switch closes and a current equal to 0.5*(I CS 10 μa) is injected into the negative input of the V TON processing opamp the on-time sharply reduces proportionally to the magnitude of the overcurrent event. I in ( A/ div) No discontinuity in the operation, out-ofphase operation is maintained No need for preventing OCP from tripping during a normal transient The current can be accurately limited V control (1 V/div) I line ( A/div) 31
NCP1631 In-rush Current Detection Disables output drive when signal is high (I CS > 14μA) (7% of I ILIMIT ) When plugged into the mains, the bulk capacitor is abruptly charged to the line voltage and the charge current (in-rush current) is huge. Drive turn-on during this time can damage the MOSFETs. Circuitry to ground the Inrush protection once the circuit begins operation 3
NCP1631 Over Voltage Protection Separate pins for FB and OVP (redundancy) The two functions share the same.5 V internal reference for an eased and accurate setting of the OVP level Method 1: One feed-back network for OVP and FB V V R = 1+ R out( ovp) out3 out( nom) out Method : Two separate feed-back networks + = V R + R R V out ( ovp ) R ovp 1 R ovp Rout out( nom) out1 out ovp 33
Brown-out Protection with a 50 ms Blanking Time Ac line current ( A / div) V bulk (100 V/div) V in (100 V/div) BO pin voltage (1 V/div) For the blanking time, the BO pin voltage is maintained around the BO threshold not to delay the circuit restart when the line has recovered 0-ms line interruption Mains interruptions shorter than 50 ms are ignored The blanking time helps meet hold-up time requirements The BO pin voltage serves for feedforward 34
NCP1631 PfcOK / REF5V Signal The pfcok signal can be used to enable/disable the downstream converter. It is high (5 V) when the PFC stage is in normal operation and low otherwise. The pfcok signal is low: Any time the PFC is off because a major fault is detected (UVLO condition, thermal shutdown,uvp, Brown-out, Latch-off / shutdown, R t pin open) For the start-up phase of the PFC stage until the nominal bulk voltage is obtained The pfcok pin can be used as a 5 V power source (5 ma capability) 35
A (simple but easy to use) Excel Spreadsheet (www.onsemi.com) computes the external components 36
Introduction: Basics of interleaving Main benefits Agenda NCP1631: a novel controller for interleaved PFC Out-of-phase management The NCP1631 allows the use of smaller inductors Main functions Experimental results and performance General waveforms Efficiency Conclusion 37
NCP1631 Demoboard Wide mains, 300 W, PFC pre-converter MUR550 NCP1631 38
NCP1631 Demoboard Schematic C18 680nF U1 KBU6K IN + - Vin C5 100nF S4 C7 NC S5 DRV X7 X1 R1 0 Vaux D15 1N4148 Q N907 D16 1N5406 R17. D5 MUR550 X6 IPP50R50 R0 10k D4 MUR550 The circuit is latched off if V cc exceeds 17.5 V. Couldbeusedfor thermal protection R3 1800k R31 1800k Vaux Vaux1 Vout C 100 µf/450v 390V + - L4 150µH CM1 C6 1µF Type = X R13 680k R11 680k L N Earth 85-65 Vrms C10 4.7nF Type = Y1 C16 4.7nF Type = Y1 R1 680k D18 NC D0 NC R41 1800k R4 1800k DRV1 R43 1800k R16 0 R44 1800k Vaux1 D14 1N4148 Q1 N907 C8 0nF R46 10k R7. R11 10k X4 IPP50R50 R39 1800k OVPin C7 1nF DRV1 DRV R38 1800k R3 80k R40 7k C 1nF R5 7k C15 0pF C0 150nF R36 33k D NC D3 NC R33 18k R37 4.7k R34 70k C5 1µF R1 NC R18 560k R14 k C1 NC 1 3 4 5 6 7 8 OVPin U C9 NC 16 15 14 13 1 11 10 9 R15 k pfcok DRV1 DRV R1 1.8k D17 1N5406 R4 50m (3W) D3 LED R6 1k C30 100nF R 1k D1 15V C34 10nF Vcc C33 100nF C3 100 µf/5v D NC D6 1N4148 Vaux1 R47 NC C31 NC D19 NC I in 300 W, wide mains PFC pre-converter + 15V - 39
Input Voltage and Current Full load, 10 V rms I line (5 A/div) Full load, 30 V rms I line (5 A/div) I L(tot) ( A /div) I L(tot) (5 A /div) V in (100 V/div) V in (00 V/div) As expected, the input current looks like a CCM one At high line, frequency foldback influences the ripple 40
Zoom of the Precedent Plots Full load, 90 V rms Full load, 30 V rms I L(tot) ( A/div) I L(tot) (1 A/div) DRV DRV DRV1 DRV1 These plots were obtained at the sinusoid top The current swings at twice the frequency of each phase At low and high line, the phase shift is substantially 180 41
Refueling Sequences Full load, 90 V rms Full load, 30 V rms I L(tot) ( A/div) I L(tot) (1 A/div) V ZCD1 V ZCD1 V ZCD V ZCD CrM at low line with valley switching Fixed frequency operation at high line (frequency clamp) Out-of-phase operation in both cases 4
Efficiency Measurements The output voltage is generally 390 V For a 300 W application, the output current is: 770 ma at full load 154 ma at 0% of the load Both currents are generally measured with the same tool If @ 0% of the load, the input power is 63 W 1-mA error in I out leads to I out = 153 ma Eff = 100 x 390 x 0.153 / 63 = 94.7 % I out = 155 ma Eff = 100 x 390 x 0.155 / 63 = 95.9 % A 1-mA error causes a 1.% difference in the efficiency! Measurements @ 10% and 0% of the load need care!!! 43
Efficiency Measurements The efficiency does not only depend on the control mode The inductor, the MOSFETs, diodes, EMI filter play a role For instance, if we compare the efficiency with a 00 µh PQ65 inductor to that with a 150 µh PQ60 one: Efficiency @ 30 V 98. Efficiency (%) 98.0 97.8 97.6 97.4 97. 97.0 00 µh Frequency Foldback limits the difference at light load 96.8 150 µh 96.6 96.4 0 0 40 60 80 100 10 Load (%) 44
Demoboard Efficiency 99.00 98.00 97.00 Efficiency (%) 96.00 95.00 94.00 93.00 115V 30V 9.00 0 0 40 60 80 100 10 Load (%) In the 0% to 100% range, the efficiency remains: > 95.8% at low line > 97.0 % at high line Refer to NCP1631EVB/D at www.onsemi.com for details 45
Tweaking Frequency Foldback A resistor can be added between the pfcok (5 V) and frequency foldback pins Doing so, the frequency clamp decays more sharply: 1 R1 R pfcok / 5V FF pin f sw(max) Programmable nominal frequency f sw(max) R1 addition R 5V VREGUL = R 1 + R R 105 µa V REGUL Programmable minimum frequency ( 5 ( 105 ) ) R V + R 1 µa R 1 + R V REGUL (V REGUL is proportional to the PFC power) 46
Efficiency Improvement 99.00 99.00 98.00 98.00 97.00 97.00 Efficiency (% ) 96.00 95.00 Efficiency (%) 96.00 95% 95% R1 addition 95.00 94.00 93.00 1% 115V 30V 94.00 93.00 1% 115V 30V 9.00 0 10 0 30 40 50 60 70 80 90 100 Load (%) 9.00 0 10 0 30 40 50 60 70 80 90 100 Load (%) A resistor on the oscillator pin sets the minimum frequency With R 1, the PFC stage operates at the minimum frequency (0 khz) at 10% and 0% of the load The tweak further improves the light load efficiency 47
Introduction: Basics of interleaving Main benefits Agenda NCP1631: a novel controller for interleaved PFC Out-of-phase management The NCP1631 allows the use of smaller inductors Main functions Experimental results and performance General waveforms Efficiency Conclusion 48
Conclusion Interleaved PFC allows use of smaller components, improves thermal performance, increases the CrM power range and reduces current ripple. The NCP1631 provides a single IC solution which incorporates all the features necessary for building a robust and compact -phase interleaved PFC stage with minimal external components. Its FCCrM and frequency foldback allows an efficient operation over the load range with small inductors 49
For More Information View the extensive portfolio of power management products from ON Semiconductor at www.onsemi.com View reference designs, design notes, and other material supporting the design of highly efficient power supplies at www.onsemi.com/powersupplies 50