Obsolete Product(s) - Obsolete Product(s)

Similar documents
TDA CHANNEL VOLUME CONTROLLER 1 FEATURES 2 DESCRIPTION. Figure 1. Package

.OPERATING SUPPLY VOLTAGE UP TO 46 V

ULN2801A, ULN2802A, ULN2803A, ULN2804A

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

HCF4001B QUAD 2-INPUT NOR GATE

TDA4605 CONTROL CIRCUIT FOR SWITCH MODE POWER SUPPLIES USING MOS TRANSISTORS

STP62NS04Z N-CHANNEL CLAMPED 12.5mΩ - 62A TO-220 FULLY PROTECTED MESH OVERLAY MOSFET

HCF4010B HEX BUFFER/CONVERTER (NON INVERTING)

ULN2001, ULN2002 ULN2003, ULN2004

HCF4028B BCD TO DECIMAL DECODER

TDA2822 DUAL POWER AMPLIFIER SUPPLY VOLTAGE DOWN TO 3 V LOW CROSSOVER DISTORSION LOW QUIESCENT CURRENT BRIDGE OR STEREO CONFIGURATION

HCF4081B QUAD 2 INPUT AND GATE

STP80NF55-08 STB80NF55-08 STB80NF N-CHANNEL 55V Ω - 80A D2PAK/I2PAK/TO-220 STripFET II POWER MOSFET

LF00AB/C SERIES VERY LOW DROP VOLTAGE REGULATORS WITH INHIBIT

Obsolete Product(s) - Obsolete Product(s)

HCF4070B QUAD EXCLUSIVE OR GATE

STW34NB20 N-CHANNEL 200V Ω - 34A TO-247 PowerMESH MOSFET

STGW40NC60V N-CHANNEL 50A - 600V - TO-247 Very Fast PowerMESH IGBT

Symbol Parameter Value Unit V DS Drain-source Voltage (V GS =0) 50 V V DGR Drain- gate Voltage (R GS =20kΩ) 50 V

ADJUSTABLE VOLTAGE AND CURRENT REGULATOR

L6234. Three phase motor driver. Features. Description

L297 STEPPER MOTOR CONTROLLERS

DDSL01. Secondary protection for DSL lines. Features. Description

Description. Table 1. Device summary. Order code Temperature range Package Packaging Marking

Order code Temperature range Package Packaging

STW20NM50 N-CHANNEL Tjmax Ω - 20ATO-247 MDmesh MOSFET

VNP5N07 "OMNIFET": FULLY AUTOPROTECTED POWER MOSFET

STCS A max constant current LED driver. Features. Applications. Description

TL074 TL074A - TL074B

UA741. General-purpose single operational amplifier. Features. Applications. Description. N DIP8 (plastic package)

L4940 series VERY LOW DROP 1.5 A REGULATORS

VN05N. High side smart power solid state relay PENTAWATT. Features. Description

HCC/HCF4032B HCC/HCF4038B

LM833 LOW NOISE DUAL OPERATIONAL AMPLIFIER

ETP01-xx21. Protection for Ethernet lines. Features. Description. Applications. Benefits. Complies with the following standards

L293B L293E PUSH-PULL FOUR CHANNEL DRIVERS. OUTPUT CURRENT 1A PER CHANNEL PEAK OUTPUT CURRENT 2A PER CHANNEL (non repetitive) INHIBIT FACILITY

Symbol Parameter Value Unit V i-o Input-output Differential Voltage 40 V I O Output Current Intenrally Limited Top

SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS

STCS1A. 1.5 A max constant current LED driver. Features. Applications. Description

VN03. ISO high side smart power solid state relay PENTAWATT. Features. Description.

TL084 TL084A - TL084B

Description. Table 1. Device summary

DSL01-xxxSC5. Secondary protection for DSL lines. Features. Description. Applications. Benefits. Complies with the following standards

MC34063A MC34063E DC-DC CONVERTER CONTROL CIRCUITS

Symbol Parameter Value Unit IAR Avalanche Current, Repetitive or Not-Repetitive

BD238. Low voltage PNP power transistor. Features. Applications. Description. Low saturation voltage PNP transistor

. MEDIUM SPEED OPERATION - 8MHz . MULTI-PACKAGE PARALLEL CLOCKING FOR HCC4029B HCF4029B PRESETTABLE UP/DOWN COUNTER BINARY OR BCD DECADE

LM337. Three-terminal adjustable negative voltage regulators. Features. Description

IRF740 N-CHANNEL 400V Ω - 10A TO-220 PowerMESH II MOSFET

STCS2A. 2 A max constant current LED driver. Features. Applications. Description

ST High voltage fast-switching NPN power transistor. Features. Applications. Description

LM134-LM234-LM334. Three terminal adjustable current sources. Features. Description

L78MxxAB L78MxxAC. Precision 500 ma regulators. Features. Description

AN2680 Application note

.LOW POWER DISSIPATION .HIGH NOISE IMMUNITY M74HC154 4 TO 16 LINE DECODER/DEMULTIPLEXER. HIGH SPEED tpd = 15 ns (TYP.) at VCC =5V

AN974 APPLICATION NOTE

ST202 5V POWERED MULTI-CHANNEL RS-232 DRIVERS AND RECEIVERS

Table 1. Absolute maximum ratings (T amb = 25 C) Symbol Parameter Value Unit. ISO C = 330 pf, R = 330 Ω : Contact discharge Air discharge

STP60NF06. N-channel 60V Ω - 60A TO-220 STripFET II Power MOSFET. General features. Description. Internal schematic diagram.

BD241A BD241C. NPN power transistors. Features. Applications. Description. NPN transistors. Audio, general purpose switching and amplifier transistors

Description SO-8. series. Furthermore, in the 8-pin configuration Very low-dropout voltage (0.2 V typ.)

Description. Table 1. Device summary. Order codes. TO-220 (single gauge) TO-220 (double gauge) D²PAK (tape and reel) TO-220FP

STP60NF06FP. N-channel 60V Ω - 30A TO-220FP STripFET II Power MOSFET. General features. Description. Internal schematic diagram.

STP16NF06L STP16NF06LFP

BTB04-600SL STANDARD 4A TRIAC MAIN FEATURES

SWITCH-MODE POWER SUPPLY CONTROLLER PULSE OUTPUT DC OUTPUT GROUND EXTERNAL FUNCTION SIMULATION ZERO CROSSING INPUT CONTROL EXTERNAL FUNCTION

STP10NK60Z/FP, STB10NK60Z/-1 STW10NK60Z N-CHANNEL 600V-0.65Ω-10A TO-220/FP/D 2 PAK/I 2 PAK/TO-247 Zener-Protected SuperMESH Power MOSFET

AN1826 APPLICATION NOTE TRANSIENT PROTECTION SOLUTIONS: Transil diode versus Varistor

DIGITAL CONTROLLED STEREO AUDIO PROCESSOR WITH LOUDNESS. 100nF Recout(L) VOLUME + LOUDNESS VOLUME + LOUDNESS TDA7309 SUPPLY MUTE 12 AGND.

STN3NF06L. N-channel 60 V, 0.07 Ω, 4 A, SOT-223 STripFET II Power MOSFET. Features. Application. Description

2STBN15D100. Low voltage NPN power Darlington transistor. Features. Application. Description

STGB10NB37LZ STGP10NB37LZ

HCC4541B HCF4541B PROGRAMMABLE TIMER

L78M00 SERIES POSITIVE VOLTAGE REGULATORS.

CLASS-D VERTICAL DEFLECTION AMPLIFIER FOR TV AND MONITOR APPLICATION OUT CFLY + CFLY - BOOT VREG FEEDCAP FREQ. July /8

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

L6219. Stepper motor driver. Features. Description

MC Low noise quad operational amplifier. Features. Description

AN820 APPLICATION NOTE INPUT/OUTPUT PROTECTION FOR AUTOMOTIVE COMPUTER

STP6NK60Z - STP6NK60ZFP STB6NK60Z - STB6NK60Z-1 N-CHANNEL 600V - 1Ω - 6A TO-220/TO-220FP/D 2 PAK/I 2 PAK Zener-Protected SuperMESH Power MOSFET

BD135 - BD136 BD139 - BD140

AN438 APPLICATION NOTE SAFETY PRECAUTIONS FOR DEVELOPMENT TOOL TRIAC + MICROCONTROLLER

ESDLIN1524BJ. Transil, transient voltage surge suppressor diode for ESD protection. Features. Description SOD323

TDA2004R W stereo amplifier for car radio. Features. Description

MC34063AB, MC34063AC, MC34063EB, MC34063EC

IRF830. N - CHANNEL 500V Ω - 4.5A - TO-220 PowerMESH MOSFET

TDA7318D DIGITAL CONTROLLED STEREO AUDIO PROCESSOR

BZW50. Transil, transient voltage surge suppressor (TVS) Features. Description

BUX48/48A BUV48A/V48AFI

STLM20. Ultra-low current 2.4 V precision analog temperature sensor. Features. Applications

STB4NK60Z, STB4NK60Z-1, STD4NK60Z STD4NK60Z-1, STP4NK60Z,STP4NK60ZFP

LM2901. Low-power quad voltage comparator. Features. Description

NE555 SA555 - SE555. General-purpose single bipolar timers. Features. Description

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

IRFP450. N - CHANNEL 500V Ω - 14A - TO-247 PowerMESH MOSFET

DVIULC6-4SC6. Ultra low capacitance ESD protection. Main applications. Complies with these standards: Description. Benefits. Features.

HCC/HCF4027B DUAL-J-K MASTER-SLAVE FLIP-FLOP

TDA W CAR RADIO AUDIO AMPLIFIER

UM1613 User manual. 16-pin smartcard interface ST8034P demonstration board. Introduction

STP55NF06L STB55NF06L - STB55NF06L-1

Transcription:

L9822N OCTAL SERIAL SOLENOID DRIVER EIGHT LOW RDSon DMOS OUTPUTS (0.5Ω AT IO = 1A @ 25 C VCC = 5V± 5%) 8 BIT SERIAL INPUT DATA (SPI) 8 BIT SERIAL DIAGNOSTIC OUTPUT FOR OVERLOAD AND OPEN CIRCUIT CONDITIONS OUTPUT SHORT CIRCUIT PROTECTION CHIP ENABLE SELECT FUNCTION (active low) INTERNAL 35V CLAMPING FOR EACH OUT- PUT CASCADABLE WITH ANOTHER OCTAL. DRIVER LOW QUIESCENT CURRENT (10mA MAX.) PACKAGE Power SO20 DESCRIPTION The L9822N is an octal low side solenoid driver rea lized in Multipower-BCD technology particularly suited for driving lamps, relays and solenoids in BLOCK DIAGRAM MULTIPOWER BCD TECHNOLOGY PowerSO20 ORDERING NUMBER: L9822N automotive environment. The DMOS outpts L9822N has a very low power consumption. Data is transmitted serially to the device using the Serial Peripheral Interface (SPI) protocol. The L9822N features the outputs status monitoring function. October 2003 1/9

PIN CONNECTIONS (top view) THERMAL DATA GND SO V CC RESET OUT7 OUT6 OUT5 OUT4 N.C. GND ABSOLUTE MAXIMUM RATINGS 1 2 3 4 5 6 7 8 9 10 D94AT119A 20 19 18 17 16 15 14 13 12 11 GND SI SCLK CE OUT0 OUT1 OUT2 OUT3 N.C. Symbol Parameter Value Unit V CC DC Logic Supply 0.7 7 V V O Output Voltage 0.7 40 V I I Input Transient Current (CE, SI, SCLK, RESET, SO) : Duration Time t = 1s, V I < 0 25 ma V I > V CC + 25 ma T j, T stg Junction and Storage Temperature Range 40 150 C Symbol Parameter Value Unit R th j-case Thermal Resistance Junction-Case Max. 1.5 C/W R th j-amb Thermal Resistance Junction-Ambient Max. 60 C/W GND 2/9

PIN DESCRIPTION VCC Logic supply voltage - nominally 5V GROUND Device Ground. This ground applies for the logic circuits as well as the power output stages. RESET Asynchronous reset for the output stages, the parallel latch and the shift register inside the L9822NSP. This pin is active low and it must not be left floating. A power on clear function may be implemented connecting this pin to VCC with an external resistor and to ground with an external capacitor. CE Chip Enable. Data is transferred from the shift registers to the outputs on the rising edge of this signal. The falling edge of this signal sets the shift register with the output voltage sense bits coming from the output stages. The output driver for the SO pin is enabled when this pin is low. SO Serial Output. This pin is the serial output from the shift register and it is tri-stated when CE is high. A high for a data bit on this pin indicates that the particular output is high. A low on this pin for a data bit indicates that the output is low. Comparing the serial output bits with the previous serial input bits the external microcontroller implements the diagnostic data supplied by the L9822. SI Serial Input. This pin is the serial data input. A high on this pin will program a particular output to be OFF, while a low will turn it ON. SCLK Serial Clock. This pin clocks the shift register. New SO data will appear on every rising edge of this pin and new SI data will be latched on every SCLK s falling edge into the shift register. OUTPUTS 00-07 Power output pins. The input and output bits corresponding to 07 are sent and received first via the SPI bus and 00 is the last. The outputs are provided with current limiting and voltage sense functions for fault indication and protection. The nominal load current for these outputs is 500mA. The outputs also have on board clamps set at about 36V for recirculation of inductive load current. ELECTRICAL CHARACTERISTICS (VCC = 5V ± 5%. Tj = 40 to 125 C ; unless otherwise speciifed) 1.6 Symbol Parameter Test Conditions Min. Typ. Max. Unit V OC Output Clamping Volt. I O = 0.5A, Output Programmed OFF 30 35 40 V E OC Out. Clamping Energy I O = 0.5A, When ON 20 mj I OFF Out. Leakage Current V O = 24V, Output Progr. OFF 1 ma R DSon On Resistance Output Progr. ON I O = 0.5A I O = 0.75A 0.53 0.53 1 1 Ω Ω I O = 1A 0.53 1 With Fault Reset Disabled Ω t PHL Turn-on Delay I O = 500mA 10 µs No Reactive Load t P Turn-off Delay I O = 500mA 10 µs No Reactive Load V OREF Fault Refer. Voltage Output Progr. OFF 2 V Fault detected if V O > V OREF t UD Fault Reset Delay (after CE L to H transition) See fig. 3 75 250 µs V OFF Output OFF Voltage Output Pin Floating.cOutput Progr. OFF, 1.0 V 3/9

ELECTRICAL CHARACTERISTICS (Continued) Symbol Parameter Test Conditions Min. Typ. Max. Unit INPUT BUFFER (SI, CE, SCLK and RESET pins) V T Threshold Voltage at Falling Edge 0.2V CC V V T+ Threshold Voltage at Rising Edge 0.7V CC V V H Hysteresis Voltage V T+ V T 1.45 V I I Input Current V CC = 5.25V, 0 < V I < V CC 10 + 10 µa C I Input Capacitance 0 < V I < V CC 20 pf OUTPUT BUFFER (SO pin) V SOL Output LOW Voltage I O = 1.6mA 0.4 V V SOH Output HIGH Voltage I O = 0.8mA V CC V 1.3V I SOtl Output Tristate Leakage 0 < V O < V CC, CE Pin Held High, 10 10 µa Current V CC = 5.25V C SO Output Capacitance 0 < V O < V CC 20 pf CE Pin Held High I CC Quiescent Supply Current at V CC Pin All Outputs Progr. ON. I O = 0.5A per Output Simultaneously 10 ma SERIAL PERIPHERAL INTERFACE (see fig. 2, timing diagram) f op Operating Frequency D.C. 2 MHz t lead Enable Lead Time 250 ns t lag Enable Lag Time 250 ns t wsckh Clock HIGH Time 200 ns t wsckl Clock LOW Time 200 ns t su Data Setup Time 75 ns t H Data Hold Time 75 ns t EN Enable Time 250 ns t DIS Disable Time 250 ns t V Data Valid Time 100 ns t rso Rise Time (SO output) V CC = 20 to 70% C L = 200pF 50 ns t fso Fall Time (SO output) V CC = 70 to 20% C L = 200pF 50 ns t rsi Rise Time SPI V CC = 20 to 70% C L = 200pF 200 ns Inputs (SCK, SI, CE) t fsi Fall Time SPI Inputs (SCLK, SI, CE) V CC = 70 to 20% C L = 200pF 200 ns t ho Output Data Hold Time 0 ns 4/9

FUNCTIONAL DESCRIPTION The L9822N DMOS output is a low operating power device featu-ring, eight 1Ω RDSON DMOS drivers with transient protection circuits in output stages. Each channel is independently controlled by an output latch and a common RESET line which disables all eight outputs. The driver has low saturation and short circuit protection and can drive inductive and resistive loads such as solenoids, lamps and relais. Data is transmitted to the device serially using the Serial Peripheral Interface (SPI) protocol. The circuit receives 8 bit serial data by means of the serial input (SI) which is stored in an internal register to control the output drivers. The serial output (SO) provides 8 bit of diagnostic data representing the voltage level at the driver output. This allows the microprocessor to diagnose the condition of the output drivers. The output saturation voltage is monitored by a comparator for an out of saturation condition and is able to unlatch the particular driver through the fault reset line. This circuit is also cascadable with another octal driver in order to jam 8 bit multiple data. The device is selected when the chip enable (CE) line is low. Additionally the (SO) is placed in a tri-state mode when the device is deselected. The negative edge of the (CE) transfers the voltage level of the drivers to the shift register and the positive edge of the (CE) latches the new data from the shift register to the drivers. When CE is Low, data bit contained into the shift register is transferred to SO output at every SCLK positive transition while data bit present at SI input is latched into the shift register on every SCLK negative transition. Internal Blocks Description The internal architecture of the device is based on the three internal major blocks : the octal shift register for talking to the SPI bus, the octal latch for holding control bits written into the device and the octal load driver array. Shift Register The shift register has both serial and parallel inputs and serial and parallel outputs. The serial input accepts data from the SPI bus and the serial output simultaneously sends data into the SPI bus. The parallel outputs are latched into the parallel latch inside the L9822N at the end of a data transfer. The parallel inputs jam diagnostic data into the shift register at the beginning of a data transfer cycle. Parallel Latch The parallel latch holds the input data from the shift register. This data then actuates the output stages. L9822N Individual registers in the latch may be cleared by fault conditions in order to protect the overloaded output stages. The entire latch may also be cleared by the RESET signal. Output Stages The output stages provide an active low drive signal suitable for 0.75A continuous loads. The outputs have internal zeners set to 36 volts to clamp inductive transients at turn-off. Each output also has a voltage comparator observing the output node. If the voltage exceeds 1.8V on an ON output pin, a fault condition is assumed and the latch driving this particular stage is reset, turning the output OFF to protect it. The timing of this action is described below. These comparators also provide diagnostic feedback data to the shift register. Additionally, the comparators contain an internal pulldown current which will cause the cell to indicate a low output voltage if the output is programmed OFF and the output pin is open circuited. TIMING DATA TRANSFER Figure #2 shows the overall timing diagram from a byte transfer to and from the L9822NSP using the SPI bus. CE High to Low Transition The action begins when the Chip Enable (CE) pin is pulled low. The tri-state Serial Output (SO) pin driver will be enabled entire time that CE is low. At the falling edge of the CE pin, the diagnostic data from the voltage comparators in the output stages will be latched into the shift register. If a particular output is high, a logic one will be jammed into that bit in the shift register. If the output is low, a logic zero will be loaded there. The most significant bit (07) should be presented at the Serial Input (SI) pin. A zero at this pin will program an output ON, while a one will program the output OFF. SCLK Transitions The Serial Clock (SCLK) pin should then be pulled high. At this point the diagnostic bit from the most significant output (07) will appear at the SO pin. A high here indicates that the 07 pin is higher than 1.8V. The SCLK pin should then be toggled low then high. New SO data will appear following every rising edge of SCLK and new SI data will be latched into the L9822N shift register on the falling edges. An unlimited amount of data may be shifted through the device shift register (into the SI pin and out the SO pin), allowing the other SPI devices to be cascaded in a daisy chain with the L9822N. 5/9

CE Low to High Transition Once the last data bit has been shifted into the L9822NSP, the CE pin should be pulled high. At the rising edge of CE the shift register data is latched into the parallel latch and the output stages will be actuated by the new data. An internal 160µs delay timer will also be started at this rising edge (see tud). During the 160µs period, the outputs will be protected only by the analog current limiting circuits since the resetting of the parallel latches by faults conditions will be inhibited during this period. This allows the part to overcome any high inrush currents that may flow immediately after turn on. Once the delay period has elapsed, the output voltages are sensed by the comparators and any output with voltages higher than 1.8V are latched OFF. It should be noted that the SCLK pin should be low at both transitions of the CE pin to avoid any false clocking of the shift register. The SCLK input is gated by the Figure 1 : Byte Timing with Asynchronous Reset. CE pin, so that the SCLK pin is ignored whenever the CE pin is high. FAULT CONDITIONS CHECK Checking for fault conditions may be done in the following way. Clock in a new control byte. Wait 160 microseconds or so to allow the outputs to settle. Clock in the same control byte and observe the diagnostic data that comes out of the device. The diagnostic bits should be identical to the bits that were first clocked in. Any differences would point to a fault on that output. If the output was programmed ON by clocking in a zero, and a one came back as the diagnostic bit for that output, the output pin was still high and a short circuit or overload condition exists. If the output was programmed OFF by clocking in a one, and a zero came back as the diagnostic bit for that output, nothing had pulled the output pin high and it must be floating, so an open circuit condition exists for that output. 6/9

Figure 2 : Timing Diagram. Figure 3 : Typical Application Circuit. N 7/9

mm inch DIM. MIN. TYP. MAX. MIN. TYP. MAX. A 2.35 2.65 0.093 0.104 OUTLINE AND MECHANICAL DATA A1 0.10 0.30 0.004 0.012 B 0.33 0.51 0.013 0.200 C 0.23 0.32 0.009 0.013 D (1) 12.60 13.00 0.496 0.512 E 7.40 7.60 0.291 0.299 e 1.27 0.050 H 10.0 10.65 0.394 0.419 h 0.25 0.75 0.010 0.030 L 0.40 1.27 0.016 0.050 k 0 (min.), 8 (max.) ddd 0.10 0.004 (1) D dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side. SO20 0016022 D 8/9

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners 2003 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia Belgium - Brazil - Canada - China Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com 9/9