Serial Input, Voltage Output 2-/4-Bit Digital-to-Analog Converters AD553/AD553 FEATURES FUNCTIONAL BLOCK DIAGRAM Pin-compatible 2-, 4-bit digital-to-analog converters Serial input, voltage output Maximum output voltage range of ± V Data readback 3-wire serial interface Clear function to a user-defined voltage Power-down function Serial data output for daisy-chaining 6-lead TSSOP REFIN REFAGND LDAC RBEN R V SS V DD R DAC REGISTER SHIFT REGISTER 2-/4-BIT DAC AD553/AD553 POWER-DOWN CONTROL LOGIC R R V OUT DUTGND CLR PD APPLICATIONS Industrial automation Automatic test equipment Process control General-purpose instrumentation GENERAL DESCRIPTION The AD553/AD553 are single 2- and 4-bit (respectively) serial input, voltage output digital-to-analog converters (DAC). They utilize a versatile 3-wire interface that is compatible with SPI, QSPI, MICROWIRE, and DSP interface standards. Data is presented to the part in a 6-bit serial word format. Serial data is available on the SDO pin for daisy-chaining purposes. Data readback allows the user to read the contents of the DAC register via the SDO pin. GND SDO Figure. The DAC output is buffered by a gain of two amplifier and referenced to the potential at DUTGND. LDAC can be used to update the output of the DAC asynchronously. A power-down pin (PD) allows the DAC to be put into a low power state, and a CLR pin allows the output to be cleared to a user-defined voltage, the potential at DUTGND. The AD553/AD553 are available in 6-lead TSSOP. 938- Rev. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 96, Norwood, MA 262-96, U.S.A. Tel: 78.329.47 www.analog.com Fax: 78.46.33 27 Analog Devices, Inc. All rights reserved.
TABLE OF CONTENTS Features... Applications... Functional Block Diagram... General Description... Revision History... 2 Specifications... 3 AC Performance Characteristics... 5 Standalone Timing Characteristics... 5 Daisy-Chaining and Readback Timing Characteristics... 6 Absolute Maximum Ratings... 7 ESD Caution... 7 Pin Configuration and Function Descriptions... 8 Typical Performance Characteristics... 9 Terminology... 2 Theory of Operation... 3 DAC Architecture... 3 Serial Interface... 3 PD Function... 3 Readback Function... 3 CLR Function... 3 Output Voltage... 4 Bipolar Configuration... 4 Microprocessor Interfacing... 5 AD553/AD553 to ADSP-2xx... 5 AD553/AD553 to 85 Interface... 5 AD553/AD553 to MC68HC Interface... 5 Applications Information... 7 Optocoupler Interface... 7 Serial Interface to Multiple AD553s or AD553s... 7 Daisy-Chaining Interface with Multiple AD553s or AD553s... 7 Outline Dimensions... 8 Ordering Guide... 8 REVISION HISTORY /7 Rev. A to Rev. B Updated Format...Universal Changes to Figure 28... 7 3/6 Rev. to Rev. A Change to Table 3... 5 Change to Figure 4... 8 Change to Output Voltage Section... 4 Change to Ordering Guide... 8 5/2 Revision : Initial Version Rev. B Page 2 of 2
SPECIFICATIONS AD553/AD553 VDD = 5 V ± %; VSS = 5 V ± %; GND = V; RL = 5 kω and CL = 22 pf to GND. All specifications TMIN to TMAX, unless otherwise noted. Table. Parameter AD553 AD553 Unit Test Conditions/Comments ACCURACY Resolution 2 4 Bits Relative Accuracy ± ±2 LSB max Differential Nonlinearity ± ± LSB max Guaranteed monotonic over temperature Zero-Scale Error ±2 ±8 LSB max Typically within ± LSB Full-Scale Error ±2 ±8 LSB max Typically within ± LSB Gain Error ± ±4 LSB typ Gain Temperature Coefficient 2.5.5 ppm FSR/ C typ ppm FSR/ C max REFERENCE INPUTS 2 Reference Input Range to 5 to 5 V min to V max Max output range ± V DC Input Resistance MΩ typ Input Current ± ± μa max Per input, typically ±2 na DUTGND INPUT 2 DC Input Impedance 6 6 kω typ Max Input Current ±.3 ±.3 ma typ Input Range 4 to +4 4 to +4 V min to V max Max output range ± V O/P CHARACTERISTICS 2 Output Voltage Swing ± ± V max Short-Circuit Current 5 5 ma max Resistive Load 5 5 kω min To V Capacitive Load 2 2 pf max To V DC Output Impedance.5.5 Ω max DIGITAL I/O VINH, Input High Voltage 2.4 2.4 V min VINL, Input Low Voltage.8.8 V max IINH, Input Current ± ± μa max Total for all pins CIN, Input Capacitance 2 pf max 3 pf typical SDO VOL, Output Low Voltage.4.4 V max ISINK = ma POWER REQUIREMENTS VDD/VSS +5/ 5 +5/ 5 V nom ±% for specified performance Power Supply Sensitivity ΔFull Scale/ΔVDD db typ ΔFull Scale/ΔVSS db typ IDD 2 2 ma max Outputs unloaded ISS 2 2 ma max Outputs unloaded IDD in Power-Down 5 5 μa max Typically 5 μa Temperature range for B Version: 4 C to +85 C. 2 Guaranteed by design, not subject to production test. Rev. B Page 3 of 2
VDD = 2 V ± %; VSS = 2 V ± %; GND = V; RL = 5 kω and CL = 22 pf to GND; TA = TMIN to TMAX, unless otherwise noted. Table 2. Parameter AD553 AD553 Unit Test Conditions/Comments ACCURACY Resolution 2 4 Bits Relative Accuracy ± ±2 LSB max Differential Nonlinearity ± ± LSB max Guaranteed monotonic over temperature Zero-Scale Error ±2 ±8 LSB max Typically within ± LSB Full-Scale Error ±2 ±8 LSB max Typically within ± LSB Gain Error ± ±4 LSB typ Gain Temperature Coefficient 2.5.5 ppm FSR/ C typ ppm FSR/ C max REFERENCE INPUTS 2 Reference Input Range to 4.96 to 4.96 V min to V max Max output range ±8.92 V DC Input Resistance MΩ typ Input Current ± ± μa max Per input, typically ±2 na DUTGND INPUT 2 DC Input Impedance 6 6 kω typ Max Input Current ±.3 ±.3 ma typ Input Range 3 to +3 3 to +3 V min to V max Max output range ±8.92 V O/P CHARACTERISTICS 2 Output Voltage Swing ±8.92 ±8.92 V max Short-Circuit Current 5 5 ma max Resistive Load 5 5 kω min To V Capacitive Load 2 2 pf max To V DC Output Impedance.5.5 Ω max DIGITAL I/O VINH, Input High Voltage 2.4 2.4 V min VINL, Input Low Voltage.8.8 V max IINH, Input Current ± ± μa max Total for all pins CIN, Input Capacitance 2 pf max 3 pf typical SDO VOL, Output Low Voltage.4.4 V max ISINK = ma POWER REQUIREMENTS VDD/VSS +2/ 2 +2/ 2 V nom ±% for specified performance Power Supply Sensitivity ΔFull Scale/ΔVDD db typ ΔFull Scale/ΔVSS db typ IDD 2 2 ma max Outputs unloaded ISS 2 2 ma max Outputs unloaded IDD in Power-Down 5 5 μa max Typically 5 μa Temperature range for B Version: 4 C to +85 C. 2 Guaranteed by design, not subject to production test. Rev. B Page 4 of 2
AC PERFORMANCE CHARACTERISTICS AD553/AD553 VDD =.8 V to 6.5 V, VSS =.8 V to 6.5 V; GND = V; RL = 5 kω and CL = 22 pf to GND. All specifications TMIN to TMAX, unless otherwise noted. Table 3. Parameter B Version Unit Test Conditions/Comments DYNAMIC PERFORMANCE Output Voltage Settling Time 2 μs typ Full-scale change to ±½ LSB. DAC latch contents alternately loaded with all s and all s. Slew Rate.3 V/μs typ Digital-to-Analog Glitch Impulse 2 nv-s typ DAC latch alternately loaded with xfff and x. Not dependent on load conditions. Digital Feedthrough.5 nv-s typ Effect of input bus activity on DAC output under test. Output Noise Spectral Density @ khz nv/ Hz typ All s loaded to DAC. STANDALONE TIMING CHARACTERISTICS VDD =.8 V to 6.5 V, VSS =.8 V to 6.5 V; GND = V; RL = 5 kω and CL = 22 pf to GND. All specifications TMIN to TMAX, unless otherwise noted. Table 4., 2 Parameter Limit at TMIN, TMAX Unit Description fmax 7 MHz max frequency t 4 ns min cycle time t2 6 ns min low time t3 6 ns min high time t4 5 ns min to falling edge setup time t5 4 ns min falling edge to rising edge t6 5 ns min Min high time t7 4 ns min Data setup time t8 5 ns min Data hold time t9 5 ns min high to LDAC low t 5 ns min LDAC pulse width t 5 ns min LDAC high to low t2 5 ns min CLR pulse width Guaranteed by design, not subject to production test. 2 Sample tested during initial release and after any redesign or process change that can affect this parameter. All input signals are measured with tr = tf = 5 ns (% to 9% of VDD) and timed from a voltage level of (VIL + VIH)/2. t t 3 t 4 t 5 t 2 6 t 7 t 8 MSB DB5 DB4 DB LSB DB LDAC t 9 t t CLR LDAC CAN BE TIED PERMANENTLY LOW, IF REQUIRED. Figure 2. Timing Diagram for Standalone Mode t 2 938-2 Rev. B Page 5 of 2
DAISY-CHAINING AND READBACK TIMING CHARACTERISTICS VDD =.8 V to 6.5 V, VSS =.8 V to 6.5 V; GND = V; RL = 5 kω and CL = 22 pf to GND. All specifications TMIN to TMAX, unless otherwise noted. Table 5., 2, 3 Parameter Limit at TMIN, TMAX Unit Description fmax 2 MHz max frequency t 5 ns min cycle time t2 2 ns min low time t3 2 ns min high time t4 5 ns min to falling edge setup time t5 4 ns min falling edge to rising edge t6 5 ns min Min high time t7 4 ns min Data setup time t8 5 ns min Data hold time t2 5 ns min CLR pulse width t3 3 ns min falling edge to SDO valid t4 5 ns max falling edge to SDO invalid t5 5 ns min RBEN to falling edge setup time t6 5 ns min RBEN hold time t7 ns min RBEN falling edge to SDO valid Guaranteed by design, not subject to production test. 2 Sample tested during initial release and after any redesign or process change that can affect this parameter. All input signals are measured with tr = tf = 5 ns (% to 9% of VDD) and timed from a voltage level of (VIL + VIH)/2. 3 SDO; RPULLUP = 5 kω, CL = 5 pf t t 3 t 4 t5 t 2 t 6 t 7 t 8 MSB LSB SDO (DAISY- CHAINING) DB5 DB4 DB DB t 3 MSB t4 LSB DB5 DB DB RBEN t 5 t 6 t 7 t 3 t 4 SDO (READBACK) Figure 3. Timing Diagram for Daisy-Chaining and Readback Mode MSB RB3 RB LSB 938-3 Rev. B Page 6 of 2
ABSOLUTE MAXIMUM RATINGS TA = 25 C, unless otherwise noted. Table 6. Parameter Rating VDD to GND.3 V to +7 V VSS to GND +.3 V to 7 V Digital Inputs to GND.3 V to VDD +.3 V SDO to GND.3 V to +6.5 V REFIN to REFAGND.3 V to +7 V REFIN to GND VSS.3 V to VDD +.3 V REFAGND to GND VSS.3 V to VDD +.3 V ESD CAUTION DUTGND to GND VSS.3 V to VDD +.3 V Operating Temperature Range Industrial (B Version) 4 C to +85 C Storage Temperature Range 65 C to +5 C Maximum Junction Temperature (TJ MAX) 5 C Package Power Dissipation (TJ MAX TA)/θJA Thermal Impedance θja TSSOP (RU-6) 5.4 C/W Lead Temperature (Soldering sec) 3 C IR Reflow, Peak Temperature (<2 sec) 235 C AD553/AD553 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Rev. B Page 7 of 2
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS REFAGND 6 V DD REFIN 2 5 V OUT LDAC 3 4 5 AD553/ AD553 TOP VIEW (Not to Scale) 4 3 2 DUTGND V SS NC RBEN 6 GND 7 PD SDO 8 9 CLR NC = NO CONNECT Figure 4. Pin Configuration 938-4 Table 7. Pin Function Descriptions Pin No. Mnemonic Description REFAGND For bipolar ± V output range, this pin should be tied to V. 2 REFIN This is the voltage reference input for the DAC. Connect to external 5 V reference for specified bipolar ± V output. 3 LDAC Load DAC Logic Input (Active Low). When taken low, the contents of the shift register are transferred to the DAC register. LDAC can be tied permanently low, enabling the outputs to be updated on the rising edge of. 4 Serial Data Input. This device accepts 6-bit words. Data is clocked into the input register on the falling edge of. 5 Active Low Control Input. Data is clocked into the shift register on the falling edges of. 6 RBEN Active Low Readback Enable Function. This function allows the contents of the DAC register to be read. Data from the DAC register is shifted out on the SDO pin on each rising edge of. 7 Clock Input. Data is clocked into the input register on the falling edge of. 8 SDO Serial Data Out. This pin is used to clock out the serial data previously written to the input shift register or can be used in conjunction with RBEN to read back the data from the DAC register. This is an open drain output; it should be pulled high with an external pull-up resistor. In standalone mode, SDO should be tied to GND or left high impedance. 9 CLR Level Sensitive, Active Low Input. A falling edge of CLR resets VOUT to DUTGND. The contents of the registers are untouched. PD This allows the DAC to be put into a power-down state. GND Ground Reference. 2 NC Do not connect anything to this pin. 3 VSS Negative Analog Supply Voltage. 2 V ± % or 5 V ± %, for specified performance. 4 DUTGND VOUT is referenced to the voltage applied to this pin. 5 VOUT DAC Output. 6 VDD Positive Analog Supply Voltage. 2 V ± % or 5 V ± %, for specified performance. Rev. B Page 8 of 2
TYPICAL PERFORMANCE CHARACTERISTICS..8.6.4 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C..75.5 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C.2.25 LSB LSB.2.25.4.6.5.8. 5 5 2 25 3 35 4 CODE Figure 5. AD553 Typical INL Plot 938-5.75. 2 4 6 8 2 4 6 CODE Figure 8. AD553 Typical DNL Plot 938-8.5.4.3.2 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C 2..5. V DD = +5V V SS = 5V REFIN = +5V REFAGND = V LSB.. ERROR (LSB).5.5.2.3..4.5 5 5 2 25 3 35 4 CODE Figure 6. AD553 Typical DNL Plot 938-6.5 2. 4 2 2 4 6 8 TEMPERATURE ( C) Figure 9. AD553 Typical INL Error vs. Temperature 938-9 2..5. V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C..8.6.4 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V LSB.5.5 ERROR (LSB).2.2.4..6.5 2. 2 4 6 8 2 4 6 CODE Figure 7. AD553 Typical INL Plot 938-7.8. 4 2 2 4 6 8 TEMPERATURE ( C) Figure. AD553 Typical DNL Error vs. Temperature 938- Rev. B Page 9 of 2
3 2 POSITIVE INL V DD = +5V V SS = 5V REFIN = V T A = 25 C.3 4 C.2 ERROR (LSB) NEGATIVE INL I DD (ma). +25 C +85 C 2 3 2. 2.5 3. 3.5 4. 4.5 5. 5.5 6. REFIN VOLTAGE (V) Figure. AD553 Typical INL Error vs. Reference Voltage 938-2 3 4 5 6 7 SUPPLY VOLTAGE (V) Figure 4. IDD in Power-Down vs. Supply 938-4.5 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V 2 8 ERROR (LSB)..5 V OUT (V) 4 4 2. 2.5 4 2 2 4 6 8 TEMPERATURE ( C) Figure 2. Typical Full-Scale and Offset Error vs. Temperature.5 938-2 V DD = +5V V 8 SS = 5V REFIN = +5V REFAGND = V T A = 25 C 2 5 5 2 25 TIME (µs) Figure 5. Settling Time 938-5.45.2 +85 C.4 CURRENT (ma).4.35.3 +25 C 4 C V OUT (V).6.8..25.2 2 3 4 5 6 7 V DD /V SS (V) Figure 3. IDD vs. VDD/VSS 938-3.2.4.6 V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C TIME (75ns/DIV) Figure 6. Typical Digital-to-Analog Glitch Impulse 938-6 Rev. B Page of 2
V OUT V DD = +5V V SS = 5V REFIN = +5V REFAGND = V T A = 25 C PD 2V/DIV Figure 7. Typical Power-Down Time 2V/DIV 938-7 Rev. B Page of 2
TERMINOLOGY Relative Accuracy Relative accuracy or endpoint linearity is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. Differential Nonlinearity Differential nonlinearity is the difference between the measured change and the ideal LSB change between any two adjacent codes. A specified differential nonlinearity of ± LSB maximum ensures monotonicity. Zero-Scale Error Zero-scale error is a measure of the output error when all s are loaded to the DAC latch. Full-Scale Error This is the error in DAC output voltage when all s are loaded into the DAC latch. Ideally the output voltage, with all s loaded into the DAC latch, should be 2 VREF LSB. Gain Error Gain error is the difference between the actual and ideal analog output range, expressed as a percent of the full-scale range. It is the deviation in slope of the DAC transfer characteristic from ideal. Output Voltage Settling Time This is the amount of time it takes for the output to settle to a specified level for a full-scale input change. Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the area of the glitch in nv-s and is measured when the digital input code is changed by LSB at the major carry transition. Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nv-s and is measured with a full-scale code change on the data bus, that is, from all s to all s and vice versa. Rev. B Page 2 of 2
THEORY OF OPERATION DAC ARCHITECTURE The AD553/AD553 are pin-compatible 2- and 4-bit DACs. The AD553 consists of a straight 2-bit R-2R voltage mode DAC, and the AD553 consists of a 4-bit R-2R section. Using a 5 V reference connected to the REFIN pin and REFAGND tied to V, a bipolar ± V voltage output results. The DAC coding is straight binary. SERIAL INTERFACE Serial data on the input is loaded to the input register under the control of,, and LDAC. A write operation transfers a 6-bit word to the AD553/AD553. Figure 2 and Figure 3 show the timing diagrams. Figure 8 and REFIN LDAC 2-/4-BIT DAC 4 DAC REGISTER 4 REGISTER 4 6-BIT SHIFT REGISTER AD553/AD553 Figure 2. Simplified Serial Interface Figure 9 show the contents of the input shift register. Twelve or 4 bits of the serial word are data bits; the rest are don t cares. Data written to the part via is available on the SDO pin 6 DB5 (MSB) DB (LSB) X X D D D9 D8 D7 D6 D5 D4 D3 D2 D D X X DATA BITS Figure 8. AD553 Input Shift Register Contents DB5 (MSB) DB (LSB) X X D3 D2 D D D9 D8 D7 D6 D5 D4 D3 D2 D D DATA BITS Figure 9. AD553 Input Shift Register Contents The serial word is framed by the signal,. After a high-tolow transition on, data is latched into the input shift register on the falling edges of. There are two ways the DAC register and output can be updated. The LDAC signal is examined on the falling edge of ; depending on its status, either a synchronous or asynchronous update is selected. If LDAC is low, then the DAC register and output are updated on the low-to-high transition of. Alternatively, if LDAC is high upon sampling, the DAC register is not loaded with the new data on a rising edge of. The contents of the DAC register and the output voltage are updated by bringing LDAC low any time after the 6-bit data transfer is complete. LDAC can be tied permanently low if required. A simplified diagram of the input loading circuitry is illustrated in Figure 2. 938-8 938-9 OUTPUT SDO clocks later if the readback function is not used. SDO data is clocked out on the falling edge of the serial clock with some delay. PD FUNCTION The PD pin allows the user to place the device into power-down mode. While in this mode, power consumption is at a minimum; the device draws only 5 μa of current. The PD function does not affect the contents of the DAC register. READBACK FUNCTION The AD553/AD553 allows the data contained in the DAC register to be read back if required. The pins involved are the RBEN and SDO (serial data out). When RBEN is taken low, on the next falling edge of, the contents of the DAC register are transferred to the shift register. RBEN can be used to frame the readback data by leaving it low for 6 clock cycles, or it can be asserted high after the required hold time. The shift register contains the DAC register data and this is shifted out on the SDO line on each falling edge of with some delay. This ensures the data on the serial data output pin is valid for the falling edge of the receiving part. The two MSBs of the 6-bit word are s. CLR FUNCTION The falling edge of CLR causes VOUT to be reset to the same potential as DUTGND. The contents of the registers remain unchanged, so the user can reload the previous data with LDAC after CLR is asserted high. Alternatively, if LDAC is tied low, the output is loaded with the contents of the DAC register automatically after CLR is brought high. 938-2 Rev. B Page 3 of 2
OUTPUT VOLTAGE The DAC transfer function is as follows: where: D VOUT = 2 [2 ((REFIN REFAGND) ) + 2 N 2 REFAGND REFIN] DUTGND D is the decimal data-word loaded to the DAC register. N is the resolution of the DAC. BIPOLAR CONFIGURATION Figure 2 shows the AD553/AD553 in a bipolar circuit configuration. REFIN is driven by the AD586, 5 V reference, and the REFAGND and DUTGND pins are tied to GND. This results in a bipolar output voltage ranging from V to + V. Resistor R is provided (if required) for gain adjust. Figure 22 shows the transfer function of the DAC when REFAGND is tied to V. C µf 9 2 SIGNAL GND 6 AD586 5 4 R kω +5V V OUT REFIN VOUT AD553/ AD553 REFAGND DUTGND V SS 5V GND ADDITIONAL PINS OMITTED FOR CLARITY. Figure 2. Bipolar ± V Operation 2 REFIN DAC OUTPUT VOLTAGE V V OUT ( V TO +V) SIGNAL GND 938-2 2 REFIN DAC INPUT CODE (3)FFF Figure 22. Output Voltage vs. DAC Input Codes (Hex) 938-22 Rev. B Page 4 of 2
MICROPROCESSOR INTERFACING Microprocessor interfacing to the AD553/AD553 is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a synchronization signal. The AD553/AD553 requires a 6-bit data-word with data valid on the falling edge of. For all the interfaces, the DAC output update can be done automatically when all the data is clocked in or asynchronously under the control of LDAC. The contents of the DAC register can be read using the readback function. RBEN is used to frame the readback data, which is clocked out on SDO. Figure 23, Figure 24, and Figure 25 show these DACs interfacing with a simple 4-wire interface. The serial interface of the AD553/AD553 can be operated from a minimum of three wires. AD553/AD553 TO ADSP-2xx An interface between the AD553/AD553 and the ADSP-2xx is shown in Figure 23. In the interface example shown, SPORT is used to transfer data to the DAC. The SPORT control register should be configured as follows: internal clock operation, alternate framing mode; active low framing signal. Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. As the data is clocked out of the DSP on the rising edge of, no glue logic is required to interface the DSP to the DAC. In the interface shown, the DAC output is updated using the LDAC pin via the DSP. Alternatively, the LDAC input could be tied permanently low and then the update takes place automatically when TFS is taken high. ADSP-2/ ADSP-23 FO TFS DT AD553/ AD553 LDAC ADDITIONAL PINS OMITTED FOR CLARITY. Figure 23. AD553/AD553 to ADSP-2xx Interface AD553/AD553 TO 85 INTERFACE A serial interface between the AD553/AD553 and the 85 is shown in Figure 24. TxD of the 85 drives of the AD553/AD553, while RxD drives the serial data line,. P3.3 and P3.4 are bit-programmable pins on the serial port and are used to drive and LDAC, respectively. 938-23 The 85 provides the LSB of its SBUF register as the first bit in the data stream. The user has to ensure that the data in the SBUF register is arranged correctly because the DAC expects MSB first. 8C5/8L5 P3.4 P3.3 RxD TxD AD553/ AD553 LDAC ADDITIONAL PINS OMITTED FOR CLARITY. Figure 24. AD553/AD553 to 85 Interface When data is to be transmitted to the DAC, P3.3 is taken low. Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge. As a result no glue logic is required between this DAC and microcontroller interface. The 85 transmits data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. As the DAC expects a 6-bit word, P3.3 must be left low after the first 8 bits are transferred. After the second byte has been transferred, the P3.3 line is taken high. The DAC can be updated using LDAC via P3.4 of the 85. AD553/AD553 TO MC68HC INTERFACE Figure 25 shows an example of a serial interface between the AD553/AD553 and the MC68HC microcontroller. SCK of the MC68HC drives the of the DAC, and the MOSI output drives the serial data lines,. is driven from one of the port lines, in this case PC7. MC68HC PC6 PC7 MOSI SCK AD553/ AD553 LDAC ADDITIONAL PINS OMITTED FOR CLARITY. Figure 25. AD553/AD553 to MC68HC Interface The MC68HC is configured for master mode, MSTR =, CPOL =, and CPHA =. When data is transferred to the part, PC7 is taken low and data is transmitted MSB first. Data appearing on the MOSI output is valid on the falling edge of SCK. Eight falling clock edges occur in the transmit cycle, so to load the required 6-bit word, PC7 is not brought high until the second 8-bit word has been transferred to the DAC input shift register. 938-24 938-25 Rev. B Page 5 of 2
LDAC is controlled by the PC6 port output. The DAC can be updated after each 2-byte transfer by bringing LDAC low. This example does not show other serial lines for the DAC. If CLR were used, it could be controlled by port output PC5. To read data back from the DAC register, the SDO line can be connected to MISO of the MC68HC, with RBEN tied to another port output controlling and framing the readback data transfer. Rev. B Page 6 of 2
APPLICATIONS INFORMATION OPTOCOUPLER INTERFACE In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled. Opto-isolators can provide voltage isolation in excess of 3 kv. The serial loading structure of the AD553/ AD553 makes it ideal for opto-isolated interfaces because the number of interface lines is kept to a minimum. Figure 26 shows a 4-channel isolated interface to the AD553/AD553. To reduce the number of opto-isolators, if simultaneous updating is not required, then the LDAC pin can be tied permanently low. V CC SERIAL INTERFACE TO MULTIPLE AD553s OR AD553s Figure 27 shows how the pin is used to address multiple AD553/AD553s. All devices receive the same serial clock and serial data, but only one device receives the signal at any one time. The DAC addressed is determined by the decoder. There is some feedthrough from the digital input lines, the effects of which can be minimized by using a burst clock. AD553/AD553 V OUT µcontroller V CC CONTROL OUT TO LDAC ENABLE EN AD553/AD553 OUT TO CODED ADDRESS DECODER DGND V OUT SERIAL CLOCK OUT SERIAL DATA OUT TO TO ADDITIONAL PINS OMITTED FOR CLARITY. AD553/AD553 V OUT OPTOCOUPLER Figure 26. Opto-Isolated Interface 938-26 AD553/AD553 V OUT Figure 27. Addressing Multiple AD553/AD553s 938-27 DAISY-CHAINING INTERFACE WITH MULTIPLE AD553s OR AD553s A number of these DAC parts can be daisy-chained together using the SDO pin. Figure 28 illustrates such a configuration. V DD R R R AD553/AD553 AD553/AD553 AD553/AD553 SDO SDO SDO TO OTHER SERIAL DEVICES ADDITIONAL PINS OMITTED FOR CLARITY. Figure 28. Daisy-Chaining Multiple AD553/AD553s 938-28 Rev. B Page 7 of 2
OUTLINE DIMENSIONS 5. 5. 4.9 6 9 4.5 4.4 4.3 6.4 BSC 8.5.5 PIN.65 BSC.3.9 COPLANARITY..2 MAX.2.9.75 SEATING PLANE 8.6.45 COMPLIANT TO JEDEC STANDARDS MO-53-AB Figure 29. 6-Lead Thin Shrink Small Outline Package (TSSOP) (RU-6) Dimensions shown in millimeters ORDERING GUIDE Model Temperature Range Resolution INL (LSBs) DNL (LSBs) Package Description Package Option AD553BRU 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRU-REEL 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRU-REEL7 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRUZ 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRUZ-REEL 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRUZ-REEL7 4 C to +85 C 2 ± ± 6-Lead TSSOP RU-6 AD553BRU 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 AD553BRU-REEL 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 AD553BRU-REEL7 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 AD553BRUZ 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 AD553BRUZ-REEL 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 AD553BRUZ-REEL7 4 C to +85 C 4 ±2 ± 6-Lead TSSOP RU-6 Z = Pb-free part. Rev. B Page 8 of 2
NOTES Rev. B Page 9 of 2
NOTES 27 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C938--/7(B) Rev. B Page 2 of 2