FC0029 VIPer50/SP VIPer50A/ASP SMPS PRIMARY I.C. TYPE V DSS I n R DS(on) VIPer50/SP 620V.5 A 5 Ω VIPer50A/ASP 700V.5 A 5.7 Ω ADJUSTABLE SWITCHING FREQUENCY UP TO 200 khz CURRENT MODE CONTROL SOFT START AND SHUT DOWN CONTROL AUTOMATIC BURST MODE OPERATION IN STANDBY CONDITION ABLE TO MEET BLUE ANGEL NORM (<W TOTAL POWER CONSUMPTION) INTERNALLY TRIMMED ZENER REFERENCE UNDERVOLTAGE LOCKOUT WITH HYSTERESIS INTEGRATED STARTUP SUPPLY AVALANCHE RUGGED OVERTEMPERATURE PROTECTION LOW STANDBY CURRENT ADJUSTABLE CURRENT LIMITATION BLOCK DIAGRAM PENTAWATT HV 0 PowerSO0 PENTAWATT HV (022Y) DESCRIPTION VIPer50 /50A, made using VIPower M0 Technology, combines on the same silicon chip a stateoftheart PWM circuit together with an optimized high voltage avalanche rugged Vertical Power MOSFET (620V or 700V /.5A). Typical applications cover off line power supplies with a secondary power capability of 25W in wide range condition and 50W in single range or with doubler configuration. It is compatible from both primary or secondary regulation loop despite using around 50% less components when compared with a discrete solution. Burst mode operation is an additional feature of this device, offering the possibility to operate in standby mode without extra components. ON/OFF ILLATOR UVLO LOGIC SECURITY LATCH FF R/S Q S PWM LATCH S R FF Q R2 R3 OVERTEMP. DETECTOR _ ERROR AMPLIFIER 0.5 V _.7 µ s DELAY 250 ns BLANKING _ 0.5V _ 2 V/A CURRENT AMPLIFIER 3 V 4.5 V COMP SOURCE April 2002 /23
ABSOLUTE MAXIMUM RATING Symbol Parameter Value Unit V DS Continuous DrainSource Voltage (T j =25 to 25 C) for VIPer50/SP for VIPer50A/ASP 0.3 to 620 0.3 to 700 V V I D Maximum Current Internally limited A V DD Supply Voltage 0 to 5 V V Voltage Range Input 0 to V DD V V COMP Voltage Range Input 0 to 5 V I COMP Maximum Continuous Current ± 2 ma V esd Electrostatic Discharge (R =.5kΩ; C=00pF) 4000 V Avalanche DrainSource Current, Repetitive or Not Repetitive (T I C =00 C; Pulse width limited by T j max; δ < %) D(AR).5 A for VIPer50/SP for VIPer50A/ASP A P tot Power Dissipation at T c =25ºC 60 W T j Junction Operating Temperature Internally limited C T stg Storage Temperature 65 to 50 C THERMAL DATA Symbol Parameter PENTAWATT HV PowerSO0 (*) Unit R thjcase Thermal Resistance Junctioncase Max.9.9 C/W R thjamb. Thermal Resistance Ambientcase Max 60 50 C/W (*) When mounted using the minimum recommended pad size on FR4 board. CONNECTION DIAGRAMS (Top View) PENTAWATT HV PENTAWATT HV (022Y) PowerSO0 CURRENT AND VOLTAGE CONVENTIONS IDD ID I 3V COMP SOURCE VDS ICOMP V VCOMP FC00020 2/23
ORDERING NUMBERS PENTAWATT HV PENTAWATT HV (022Y) PowerSO0 VIPer50 VIPer50 (022Y) VIPer50SP VIPer50A VIPer50A (022Y) VIPer50ASP PINS FUNCTIONAL DESCRIPTION PIN: Integrated Power MOSFET drain pin. It provides internal bias current during startup via an integrated high voltage current source which is switched off during normal operation. The device is able to handle an unclamped current during its normal operation, assuring self protection against voltage surges, PCB stray inductance, and allowing a snubberless operation for low output power. SOURCE Pin: Power MOSFET source pin. Primary side circuit common ground connection. Pin: This pin provides two functions: It corresponds to the low voltage supply of the control part of the circuit. If V DD goes below 8V, the startup current source is activated and the output power MOSFET is switched off until the V DD voltage reaches V. During this phase, the internal current consumption is reduced, the V DD pin sources a current of about 2mA and the COMP pin is shorted to ground. After that, the current source is shut down, and the device tries to start up by switching again. This pin is also connected to the error amplifier, in order to allow primary as well as secondary regulation configurations. In case of primary regulation, an internal 3V trimmed reference voltage is used to maintain V DD at 3V. For secondary regulation, a voltage between 8.5V and 2.5V will be put on V DD pin by transformer design, in order to stick the output of the transconductance amplifier to the high state. The COMP pin behaves as a constant current source, and can easily be connected to the output of an optocoupler. Note that any overvoltage due to regulation loop failure is still detected by the error amplifier through the V DD voltage, which cannot overpass 3V. The output voltage will be somewhat higher than the nominal one, but still under control. COMP PIN: This pin provides two functions: It is the output of the error transconductance amplifier, and allows for the connection of a compensation network to provide the desired transfer function of the regulation loop. Its bandwidth can easily be adjusted to the needed value with usual components value. As stated above, secondary regulation configurations are also implemented through the COMP pin. When the COMP voltage goes below 0.5V, the shutdown of the circuit occurs, with a zero duty cycle for the power MOSFET. This feature can be used to switch off the converter, and is automatically activated by the regulation loop (whatever is the configuration) to provide a burst mode operation in case of negligible output power or open load condition. PIN: An R t C t network must be connected on that pin to define the switching frequency. Note that despite the connection of R t to V DD, no significant frequency change occurs for V DD varying from 8V to 5V. It also provides a synchronization capability, when connected to an external frequency source. 3/23
AVALANCHE CHARACTERISTICS Symbol Parameter Max Value Unit Avalanche Current, Repetitive or Not Repetitive (pulse widht limited by T I j max; δ < %) D(AR).5 A for VIPer50/SP for VIPer50A/ASP (see fig.2).0 A E (ar) Single Pulse Avalanche Energy (starting T j =25ºC, I D =I D(ar) ) (see fig.2) 30 mj ELECTRICAL CHARACTERISTICS (T j =25 C; V DD =3V, unless otherwise specified) POWER SECTION Symbol Parameter Test Conditions Min Typ Max Unit BV DSS DrainSource Voltage I D =ma; V COMP =0V for VIPer50/SP for VIPer50A/ASP (see fig.5) 620 700 V V I DSS OffState Drain Current V COMP =0V; T j =25 C V DS =620V for VIPer50/SP V DS =700V for VIPer50A/ASP ma ma R DS(on) t f Static DrainSource On Resistance Fall Time I D =A for VIPer50/SP for VIPer50A/ASP I D =A; T j =00 C for VIPer50/SP for VIPer50A/ASP I D =0.2A; V IN =300V () (See fig. 3) 4.0 4.6 5.0 5.7 Ω Ω 9.0 0.3 Ω Ω 00 ns I t r Rise Time D =A; V IN =300V () 50 ns (See fig. 3) C oss Output Capacitance V DS =25V 20 pf () On Inductive Load, Clamped. SUPPLY SECTION Symbol Parameter Test Conditions Min Typ Max Unit StartUp Charging V I DD =5V; V DS =35V 2 ma DDch Current (see fig. 2 and fig. 5) Operating Supply Current V I DD =2V; F SW =0kHz 2 6 ma DD0 (see fig. 2) I DD Operating Supply Current V DD =2V; F sw =00kHz 4 ma I DD2 Operating Supply Current V DD =2V; F sw =200kHz 6 ma V DDoff Undervoltage Shutdown (See fig. 2) 7.5 8 9 V V DDon Undervoltage Reset (See fig. 2) 2 V V DDhyst Hysteresis Startup (See fig. 2) 2.4 3 V 4/23
ELECTRICAL CHARACTERISTICS (continued) ILLATOR SECTION Symbol Parameter Test Conditions Min Typ Max Unit F SW Oscillator Frequency Total Variation ERROR AMPLIFIER SECTION PWM COMPARATOR SECTION R t =8.2KΩ; C t =2.4nF V DD =9 to 5V; with R t ± %; C t ± 5% (see fig. 6 and fig. 9) SHUTDOWN AND OVERTEMPERATURE SECTION 90 00 0 khz V ih Oscillator Peak Voltage 7. V V il Oscillator Valley Voltage 3.7 V Symbol Parameter Test Conditions Min Typ Max Unit V DDreg V DD Regulation Point I COMP =0mA (see fig. ) 2.6 3 3.4 V V DDreg Total Variation T j =0 to 00 C 2 % G BW Unity Gain Bandwidth From Input =V DD to Output = V COMP 50 khz COMP pin is open (see fig. 0) A VOL Open Loop Voltage Gain COMP pin is open (see fig. 0) 45 52 db G m DC Transconductance V COMP =2.5V (see fig. )..5.9 ma/v V COMPLO Output Low Level I COMP = 400µA; V DD =4V 0.2 V V COMPHI Output High Level I COMP =400µA; V DD =2V 4.5 V I COMPLO Output Low Current Capability V COMP =2.5V; V DD =4V 600 µa I COMPHI Output High Current Capability V COMP =2.5V; V DD =2V 600 µa Symbol Parameter Test Conditions Min Typ Max Unit H ID V COMP / I DPEAK V COMP = to 3 V.4 2 2.6 V/A V COMPoff V COMP Offset I DPEAK =0mA 0.5 V I Dpeak Peak Current Limitation V DD =2V; COMP pin open.5 2 2.7 A t d Current Sense Delay to TurnOff I D =0.5A 250 ns t b Blanking Time 250 360 ns t on(min) Minimum On Time 350 ns Symbol Parameter Test Conditions Min Typ Max Unit V COMPth Restart Threshold (see fig. 4) 0.5 V t DISsu Disable Set Up Time (see fig. 4).7 5 µs T tsd Thermal Shutdown Temperature (See fig. 8) 40 70 C T hyst Thermal Shutdown Hysteresis (See fig. 8) 40 C 5/23
Figure : V DD Regulation Point Figure 2: Undervoltage Lockout ICOMP ICOMPHI Slope = Gmin ma/v IDD IDD0 0 hyst VDS= 35V Fsw = 0 ICOMPLO reg IDDch off on FC0050 FC0070 Figure 3: Transition Time Figure 4: Shut Down Action ID V t 0%Ipeak t VCOMP tdissu VDS 90%VD VCOMPth t ID tf 0% VD tr t t FC0060 ENABLE ENABLE DISABLE FC00060 Figure 5: Breakdown Voltage Vs. Temperature Figure 6: Typical Frequency Variation.5 BVDSS (Normalized). FC0080 (%) 0 FC0090.05 2 3 4 0.95 0 20 40 60 80 00 20 Temperature ( C) 5 0 20 40 60 80 00 20 40 Temperature ( C) 6/23
Figure 7: StartUp Waveforms Figure 8: Overtemperature Protection T J T tsc T tsd T hyst V dd t V ddon V ddoff t I d t V comp SC09 t 7/23
Figure 9: Oscillator Rt For R t >.2KΩ and C t 5nF if F SW 40KHz Ct ~360Ω CLK F 2.3 550 SW = R t C t R t 50 FC00050 Ct Forbiddenarea 22nF 880 Ct(nF) = Fsw(kHz) 5nF Forbiddenarea 40kHz Fsw,000 Oscillator frequency vs Rt and Ct FC00030 Frequency (khz) 500 300 200 00 50 Ct=.5nF Ct =2.7 nf Ct= 4.7nF Ct = 0 nf 30 2 3 5 0 20 30 50 Rt (kω) 8/23
Figure 0: Error Amplifier Frequency Response 60 FC00200 Voltage Gain (db) 40 20 0 RCOMP = RCOMP = 270k RCOMP = 82k RCOMP = 27k RCOMP = 2k (20) 0.00 0.0 0. 0 00,000 Frequency (khz) Figure : Error Amplifier Phase Response Phase ( ) 200 50 00 50 FC0020 RCOMP = RCOMP = 270k RCOMP = 82k RCOMP = 27k RCOMP = 2k 0 (50) 0.00 0.0 0. 0 00,000 Frequency (khz) 9/23
Figure 2: Avalanche Test Circuit L mh BT2 2V C 47uF 6V R2 k U VIPer00 3V 2 3 COMP SOURCE 5 4 R3 00 Q 2 x STHV02FI in parallel R 47 GENERATOR INPUT 500us PULSE BT 0 to 20V FC0095 0/23
Figure 3: Off Line Power Supply With Auxiliary Supply Feedback F AC IN R9 C TR2 BR D TR D2 L2 Vcc C2 R C7 C9 D3 C3 GND C4 R7 C0 R2 C5 3V COMP SOURCE VIPer50 C C6 R3 FC0030 Figure 4: Off Line Power Supply With Optocoupler Feedback F AC IN R9 C TR2 BR D TR D2 L2 Vcc C2 R C7 C9 D3 C3 GND C4 R7 C0 R2 C5 3V COMP SOURCE VIPer50 C C6 R3 R6 ISO U2 C8 R4 R5 FC003 /23
OPERATION DESCRIPTION: CURRENT MODE TOPOLOGY The current mode control method, like the one integrated in the VIPer50/50A uses two control loops an inner current control loop and an outer loop for voltage control. When the Power MOSFET output transistor is on, the inductor current (primary side of the transformer) is monitored with a SenseFET technique and converted into a voltage V S proportional to this current. When V S reaches V COMP (the amplified output voltage error) the power switch is switched off. Thus, the outer voltage control loop defines the level at which the inner loop regulates peak current through the power switch and the primary winding of the transformer. Excellent D.C. open loop and dynamic line regulation is ensured due to the inherent input voltage feedforward characteristic of the current mode control. This results in an improved line regulation, instantaneous correction to line changes and better stability for the voltage regulation loop. Current mode topology also ensures good limitation in the case of short circuit. During the first phase the output current increases slowly following the dynamic of the regulation loop. Then it reaches the maximum limitation current internally set and finally stops because the power supply on V DD is no longer correct. For specific applications the maximum peak current internally set can be overridden by limiting the voltage excursion externally on the COMP pin. An integrated blanking filter inhibits the PWM comparator output for a short time after the integrated Power MOSFET is switched on. This function prevents anomalous or premature termination of the switching pulse in the case of current spikes caused by primary side capacitance or secondary side rectifier reverse recovery time. STANDBY MODE Standby operation in nearly open load condition automatically leads to a burst mode operation allowing voltage regulation on the secondary side. The transition from normal operation to burst mode operation happens for a power P STBY given by: P = L I 2 STBY 2 P STBYF SW Where: L P is the primary inductance of the transformer. F SW is the normal switching frequency. I STBY is the minimum controllable current, corresponding to the minimum on time that the device is able to provide in normal operation. This current can be computed as: ( t b t d )V IN I STBY = L P t b t d is the sum of the blanking time and of the propagation time of the internal current sense and comparator, and roughly represents the minimum on time of the device. Note that P STBY may be affected by the efficiency of the converter at low load, and must include the power drawn on the primary auxiliary voltage. As soon as the power goes below this limit, the auxiliary secondary voltage starts to increase above the 3V regulation level forcing the output voltage of the transconductance amplifier to low state (V COMP <V COMPth ). This situation leads to the shutdown mode where the power switch is maintained in the off state, resulting in missing cycles and zero duty cycle. As soon as V DD gets back to the regulation level and the V COMPth threshold is reached, the device operates again. The above cycle repeats itself indefinitely, providing a burst mode of which the effective duty cycle is much lower than the minimum one when in normal operation. The equivalent switching frequency is also lower than the normal one, leading to a reduced consumption on the input mains lines. This mode of operation allows the VIPer50/50A to meet the new German Blue Angel Norm with less than W total power consumption for the system when working in standby. The output voltage remains regulated around the normal level, with a low frequency ripple corresponding to the burst mode. The amplitude of this ripple is low, because of the output capacitors and because of the low output current drawn in such conditions. The normal operation resumes automatically when the power gets back levels which are higher than P STBY. HIGH VOLTAGE STARTUP CURRENT SOURCE An integrated high voltage current source provides a bias current from the pin during the startup phase. This current is partially absorbed by internal control circuits which are placed into a standby mode with reduced consumption and are also provided to the external capacitor connected to the V DD pin. As soon as the voltage on this pin reaches the high voltage threshold V DDon of the 2/23
UVLO logic, the device turns into active mode and starts switching. The start up current generator is switched off, and the converter should normally provide the needed current on the V DD pin through the auxiliary winding of the transformer, as shown on figure 5. In case of abnormal condition where the auxiliary winding is unable to provide the low voltage supply current to the V DD pin (i.e. short circuit on the output of the converter), the external capacitor discharges itself down to the low threshold voltage V DDoff of the UVLO logic, and the device gets back to the inactive state where the internal circuits are in standby mode and the start up current source is activated. The converter enters an endless start up cycle, with a startup duty cycle defined by the ratio of charging current towards discharging when the VIPer50/50A tries to start. This ratio is fixed by design from 2 to 5, which gives a 2% start up duty cycle while the power dissipation at start up is approximately 0.6 W, for a 230 Vrms input voltage. This low value of startup duty cycle prevents the stress of the output rectifiers and of the transformer when in short circuit. The external capacitor C on the V DD pin must be sized according to the time needed by the converter to start up, when the device starts switching. This time t SS depends on many parameters, among which transformer design, output capacitors, soft start feature and compensation network implemented on the COMP pin. The following formula can be used for defining the minimum capacitor needed: I t DD SS C > V DDhyst where: I DD is the consumption current on the V DD pin when switching. Refer to specified I DD and I DD2 values. t SS is the start up time of the converter when the device begins to switch. Worst case is generally at full load. V DDhyst is the voltage hysteresis of the UVLO logic. Refer to the minimum specified value. Soft start feature can be implemented on the COMP pin through a simple capacitor which will also be used as the compensation network. In this case, the regulation loop bandwidth is rather low, because of the large value of this capacitor. In case of a large regulation loop bandwidth is mandatory, the schematics in figure 6 can be used. It mixes a high performance compensation network together with a separate high value soft start capacitor. Both soft start time and regulation loop bandwidth can be adjusted separately. If the device is intentionally shut down by putting the COMP pin to ground, the device is also performing startup cycles, and the V DD voltage is oscillating between V DDon and V DDoff. This voltage can be used for supplying external functions, provided that their consumption doesn t exceed 0.5mA. Figure 7 shows a typical application of this function, with a latched shut down. Once the Shutdown signal has been activated, the device remains in the off state until the input voltage is removed. Figure 5: Behavior of the high voltage current source at startup on off 2mA 5 ma ma 5 ma 3mA C Ref. t Auxiliary primary winding VIPer50 UNDERVOLTAGE LOCK OUT LOGIC SOURCE Start up duty cycle ~ 2% FC00320 3/23
TRANSCONDUCTANCE ERROR AMPLIFIER The VIPer50/50A includes a transconductance error amplifier. Transconductance Gm is the change in output current (I COMP ) versus change in input voltage (V DD ). Thus: G m I COMP = V DD The output impedance Z COMP at the output of this amplifier (COMP pin) can be defined as: Z COMP V COMP = = I COMP V COMP G V m DD This last equation shows that the open loop gain A VOL can be related to G m and Z COMP : A VOL =G m xz COMP where G m value for VIPer50/50A is.5 ma/v typically. G m is well defined by specification, but Z COMP and therefore A VOL are subject to large tolerances. An impedance Z can be connected between the COMP pin and ground in order to define more accurately the transfer function F of the error amplifier, according to the following equation, very similar to the one above: F (S) = Gm x Z(S) The error amplifier frequency response is reported in figure 0 for different values of a simple resistance connected on the COMP pin. The unloaded transconductance error amplifier shows an internal Z COMP of about 330 KΩ. More complex impedance can be connected on the COMP pin to Figure 6: Mixed Soft Start and Compensation achieve different compensation laws. A capacitor will provide an integrator function, thus eliminating the DC static error, and a resistance in series leads to a flat gain at higher frequency, insuring a correct phase margin. This configuration is illustrated in figure 8. As shown in figure 8 an additional noise filtering capacitor of 2.2 nf is generally needed to avoid any high frequency interference. It can also be interesting to implement a slope compensation when working in continuous mode with duty cycle higher than 50%. Figure 9 shows such a configuration. Note that R and C2 build the classical compensation network, and Q is injecting the slope compensation with the correct polarity from the oscillator sawtooth. EXTERNAL CLOCK SYNCHRONIZATION The pin provides a synchronisation capability, when connected to an external frequency source. Figure 20 shows one possible schematic to be adapted depending on the specific needs. If the proposed schematic is used, the pulse duration must be kept at a low value (500ns is sufficient) for minimizing consumption. The optocoupler must be able to provide 20mA through the optotransistor. PRIMARY PEAK CURRENT LIMITATION The primary I DPEAK current and, as resulting effect, the output power can be limited using the simple circuit shown in figure 2. The circuit based on Q, R and R 2 clamps the voltage on the Figure 7: Latched Shut Down D2 3V VIPer50 COMP SOURCE C4 R D R3 D3 AUXILIARY WINDING Q2 R3 R R2 3V VIPer50 COMP SOURCE C3 C C2 R2 Shutdown R4 Q D FC0033 FC00340 4/23
COMP pin in order to limit the primary peak current of the device to a value: V 0.5 COMP I = DPEAK H ID where: R R 2 V COMP = 0.6 R 2 OVERTEMPERATURE PROTECTION: Overtemperature protection is based on chip temperature sensing. The minimum junction temperature at which overtemperature cutout occurs is 40ºC while the typical value is 70ºC. The device is automatically restarted when the junction temperature decreases to the restart temperature threshold that is typically 40ºC below the shutdown value (see figure 8). The suggested value for R R 2 is in the range of 220KΩ. Figure 8: Typical Compensation Network Figure 9: Slope Compensation VIPer50 3V COMP SOURCE R2 R 3V VIPer50 COM P SOU RCE C2 R C2 C Q C3 C R3 FC0035 FC0036 Figure 20: External Clock Synchronization Figure 2: Current Limitation Circuit Example VIPer50 0 kω 3V VIPer50 COMP SOURCE 3V R COMP SOURCE Q R2 FC00370 FC00380 5/23
Figure 22: Input Voltage Surges Protection R D R2 39R (Optional) Auxilliary winding C Bulk capacitor C2 22nF 3V VIPerXX0 COMP SOURCE ELECTRICAL OVER STRESS RUGGEDNESS The VIPer may be submitted to electrical over stress caused by violent input voltage surges or lightning. Following the enclosed Layout Considerations chapter rules is the most of the time sufficient to prevent catastrophic damages, however in some cases the voltage surges coupled through the transformer auxiliary winding can overpass the V DD pin absolute maximum rating voltage value. Such events may trigger the V DD internal protection circuitry which could be damaged by the strong discharge current of the V DD bulk capacitor. The simple RC filter shown in figure 22 can be implemented to improve the application immunity to such surges. 6/23
Figure 23: Recommended Layout T D D2 C7 7R VHFRQGDU\ ILOWHULQJ DQG ORDG R 2 3 )URP LQSXW GLRGHVEULGJH C 3V U VIPerXX0 COMP SOURCE 5 4 C5 R2 C6 C2 C3 ISO C4 FC00500 LAYOUT CONSIDERATIONS Some simple rules insure a correct running of switching power supplies. They may be classified into two categories: To minimize power loops: the way the switched power current must be carefully analyzed and the corresponding paths must present the smallest possible inner loop area. This avoids radiated EMC noises, conducted EMC noises by magnetic coupling, and provides a better efficiency by eliminating parasitic inductances, especially on secondary side. To use different tracks for low level signals and power ones. The interferences due to a mixing of signal and power may result in instabilities and/or anomalous behavior of the device in case of violent power surge (Input overvoltages, output short circuits...). In case of VIPer, these rules apply as shown in figure 23. The loops CTU, C5D2T, C7D T must be minimized. C6 must be as close as possible to T. The signal components C2, ISO, C3 and C4 use a dedicated track to be connected directly to the source of the device. 7/23
PowerSO0 MECHANICAL DATA DIM. mm. inch MIN. TYP MAX. MIN. TYP. MAX. A 3.35 3.65 0.32 0.44 A (*) 3.4 3.6 0.34 0.42 A 0.00 0.0 0.000 0.004 B 0.40 0.60 0.06 0.024 B (*) 0.37 0.53 0.04 0.02 C 0.35 0.55 0.03 0.022 C (*) 0.23 0.32 0.009 0.026 D 9.40 9.60 0.370 0.378 D 7.40 7.60 0.29 0.300 E 9.30 9.50 0.366 0.374 E2 7.20 7.60 0.283 300 E2 (*) 7.30 7.50 0.287 0.295 E4 5.90 6.0 0.232 0.240 E4 (*) 5.90 6.30 0.232 0.248 e.27 0.050 F.25.35 0.049 0.053 F (*).20.40 0.047 0.055 H 3.80 4.40 0.543 0.567 H (*) 3.85 4.35 0.545 0.565 h 0.50 0.002 L.20.80 0.047 0.070 L (*) 0.80.0 0.03 0.043 α 0º 8º 0º 8º α (*) 2º 8º 2º 8º (*) Muar only POA P03P B 0 0.0 A B H E E2 E4 SEATING PLANE e 0.25 B DETAIL A A C D A h = D= = = SEATING PLANE F A A DETAIL A L α P095A 8/23
PENTAWATT HV MECHANICAL DATA DIM. mm. inch MIN. TYP MAX. MIN. TYP. MAX. A 4.30 4.80 0.69 0.89 C.7.37 0.046 0.054 D 2.40 2.80 0.094 0. E 0.35 0.55 0.04 0.022 F 0.60 0.80 0.024 0.03 G 4.9 5.2 0.93 0.205 G2 7.49 7.80 0.295 0.307 H 9.30 9.70 0.366 0.382 H2 0.40 0.409 H3 0.05 0.40 0.396 0.409 L 5.60 7.30 6.4 0.68 L 4.60 5.22 0.575 0.599 L2 2.20 2.85 0.835 0.860 L3 22.20 22.82 0.874 0.898 L5 2.60 3 0.02 0.8 L6 5.0 5.80 0.594 0.622 L7 6 6.60 0.236 0.260 M 2.50 3.0 0.098 0.22 M 4.50 5.60 0.77 0.220 R 0.50 0.02 V4 90 (typ) Diam 3.65 3.85 0.44 0.52 P023H3 9/23
PENTAWATT HV 022Y (VERTICAL HIGH PITCH) MECHANICAL DATA DIM. mm. inch MIN. TYP MAX. MIN. TYP. MAX. A 4.30 4.80 0.69 0.89 C.7.37 0.046 0.054 D 2.40 2.80 0.094 0.0 E 0.35 0.55 0.04 0.022 F 0.60 0.80 0.024 0.03 G 4.9 5.2 0.93 0.205 G2 7.49 7.80 0.295 0.307 H 9.30 9.70 0.366 0.382 H2 0.40 0.409 H3 0.05 0.40 0.396 0.409 L 6.42 7.42 0.646 0.686 L 4.60 5.22 0.575 0.599 L3 20.52 2.52 0.808 0.847 L5 2.60 3.00 0.02 0.8 L6 5.0 5.80 0.594 0.622 L7 6.00 6.60 0.236 0.260 M 2.50 3.0 0.098 0.22 M 5.00 5.70 0.97 0.224 R 0.50 0.020 V4 90 90 Diam. 3.70 3.90 0.46 0.54 L L E A M M C D R Resin between leads L6 L7 V4 H2 H3 H G G2 F DIA L5 L3 20/23
PowerSO0 SUGGESTED PAD LAYOUT TUBE SHIPMENT (no suffix) 4.64.9 0.8 6.30 C B CASABLANCA MUAR A A C 9.5 2 3 4 5 0 9 8 7 6 0.670.73 0.540.6.27 All dimensions are in mm. Base Q.ty Bulk Q.ty Tube length (± 0.5) A B C (± 0.) Casablanca 50 000 532 0.4 6.4 0.8 B Muar 50 000 532 4.9 7.2 0.8 TAPE AND REEL SHIPMENT (suffix 3TR ) REEL DIMENSIONS Base Q.ty 600 Bulk Q.ty 600 A (max) 330 B (min).5 C(±0.2) 3 F 20.2 G ( 2 / 0) 24.4 N (min) 60 T (max) 30.4 All dimensions are in mm. TAPE DIMENSIONS According to Electronic Industries Association (EIA) Standard 48 rev. A, Feb. 986 Tape width W 24 Tape Hole Spacing P0 (± 0.) 4 Component Spacing P 24 Hole Diameter D (± 0./0).5 Hole Diameter D (min).5 Hole Position F (± 0.05).5 Compartment Depth K (max) 6.5 Hole Spacing P (± 0.) 2 All dimensions are in mm. End Start Top cover tape No components 500mm min Components Emptycomponents pockets saled with cover tape. No components 500mm min User direction of feed 2/23
PENTAWATT HV TUBE SHIPMENT (no suffix) B C Base Q.ty 50 Bulk Q.ty 000 Tube length (± 0.5) 532 A 8 B 33. C(±0.) All dimensions are in mm. A 22/23
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a trademark of STMicroelectronics 2002 STMicroelectronics Printed in ITALY All Rights Reserved. STMicroelectronics GROUP OF COMPANIES Australia Brazil Canada China Finland France Germany Hong Kong India Israel Italy Japan Malaysia Malta Morocco Singapore Spain Sweden Switzerland United Kingdom U.S.A. http://www.st.com 23/23