Single-Ended, Analog-Input 24-Bit, 96-kHz Stereo A/D Converter

Size: px
Start display at page:

Download "Single-Ended, Analog-Input 24-Bit, 96-kHz Stereo A/D Converter"

Transcription

1 PCM1807 Single-Ended, Analog-Input 24-Bit, 96-kHz Stereo A/D Converter FEATURES 24-Bit Delta-Sigma Stereo A/D Converter Single-Ended Voltage Input: 3 Vp-p Oversampling Decimation Filter: Oversampling Frequency: 64 Pass-Band Ripple: ±0.05 db Stop-Band Attenuation: 65 db On-Chip High-Pass Filter: 0.91 Hz (48 khz) High Performance: THD+N: 93 db (Typical) APPLICATIONS DVD Recorder Digital TV AV Amplifier/Receiver MD Player CD Recorder Multitrack Receiver Electric Musical Instrument DESCRIPTION SNR: 99 db (Typical) The PCM1807 is high-performance, low-cost, single-chip stereo analog-to-digital converter with Dynamic Range: 99 db (Typical) single-ended analog voltage input. The PCM1807 PCM Audio Interface With SPI Control: uses a delta-sigma modulator with 64-times oversampling and includes a digital decimation filter Master/Slave Mode Selectable and high-pass filter that removes the dc component Data Formats: 24-Bit Left-Justified, 24-Bit of the input signal. For various applications, the I 2 S PCM1807 supports master and slave mode and two Multiple Functions with SPI Control: data formats in serial audio interface. Power Down The PCM1807 has many functions which are controlled through SPI serial-control port: power down, Mute with Fade-Out and Fade-In fade-in and fade-out, polarity control, etc. Polarity Control The PCM1807 is suitable for wide variety of Analog Antialias LPF Included cost-sensitive consumer applications where good per- Sampling Rate: khz formance and operation with a 5-V analog supply and System Clock: 256 f S, 384 f S, 512 f S 3.3-V digital supply is required. The PCM1807 is fabricated using a highly advanced CMOS process Dual Power Supplies: and is available in a small, 14-pin TSSOP package. 5-V for Analog 3.3-V for Digital Package: 14-Pin TSSOP Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. System Two, Audio Precision are trademarks of Audio Precision, Inc. All trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 2005, Texas Instruments Incorporated

2 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) (1) Analog supply voltage, V CC Digital supply voltage, V DD Ground voltage differences, AGND, DGND Digital input voltage, LRCK, BCK, DOUT Digital input voltage, MD, MC, MS, SCKI Analog input voltage, V IN L, V IN R, V REF Input current (any pins except supplies) RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) PCM V to 6.5 V 0.3 V to 4 V ±0.1 V 0.3 V to (V DD V) < 4 V 0.3 V to 6.5 V 0.3 V to (V CC V) < 6.5 V ±10 ma Ambient temperature under bias, T A 40 C to 125 C Storage temperature, T stg 55 C to 150 C Junction temperature, T J 150 C Lead temperature (soldering) 260 C, 5 s Package temperature (reflow, peak) 260 C (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. MIN NOM MAX UNIT Analog supply voltage, V CC V Digital supply voltage, V DD V Analog input voltage, full scale ( 0 db) V CC = 5 V 3 Vp-p Digital input logic family TTL compatible Digital input clock frequency, system clock MHz Digital input clock frequency, sampling clock khz Digital output load capacitance 20 pf Operating free-air temperature, T A C 2

3 DYNAMIC PERFORMANCE (5) V IN = 0.5 db, f S = 48 khz PCM1807 ELECTRICAL CHARACTERISTICS All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted DATA FORMAT PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Resolution 24 Bits Audio data interface format I 2 S, left-justified Audio data bit length 24 Bits Audio data format MSB-first, 2s complement f S Sampling frequency khz INPUT LOGIC 256 f S System clock frequency 384 f S MHz 512 f S V IH (1) 2 V DD V (1) IL Input logic level V (2)(3) IH V IL (2)(3) I IH (2) V IN = V DD ±10 I IL (2) V IN = 0 V ±10 Input logic current µa I IH (1)(3) V IN = V DD I IL (1)(3) V IN = 0 V ±10 OUTPUT LOGIC V (4) OH I OUT = 4 ma 2.8 Output logic level V (4) OL I OUT = 4 ma 0.5 DC ACCURACY Gain mismatch, channel-to-channel ±1 ±3 % of FSR Gain error ±3 ±6 % of FSR VDC VDC V IN = 0.5 db, f S = 96 khz (6) 87 THD+N Total harmonic distortion + noise db V IN = 60 db, f S = 48 khz 37 Dynamic range V IN = 60 db, f S = 96 khz (6) 39 f S = 48 khz, A-weighted f S = 96 khz, A-weighted (6) 101 f S = 48 khz, A-weighted S/N Signal-to-noise ratio db f S = 96 khz, A-weighted (6) 101 ANALOG INPUT Channel separation f S = 48 khz f S = 96 khz (6) 91 Input voltage 0.6 V CC Vp-p Center voltage (V REF ) 0.5 V CC V Input impedance 60 kω Antialiasing filter frequency response 3 db 1.3 MHz (1) Pins 7, 8: LRCK, BCK (Schmitt-trigger input, with 50-kΩ typical pulldown resistor, in slave mode) (2) Pin 6: SCKI (Schmitt-trigger input, 5-V tolerant) (3) Pins 10 12: MD, MC, MS (Schmitt-trigger input, with 50-kΩ typical pulldown resistor, 5-V tolerant) (4) Pins 7 9: LRCK, BCK (in master mode), DOUT (5) Analog performance specifications are tested using a System Two audio measurement system by Audio Precision with 400-Hz HPF and 20-kHz LPF in RMS mode. (6) f S = 96 khz, system clock = 256 f S. db db 3

4 ELECTRICAL CHARACTERISTICS (continued) All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted PARAMETER TEST CONDITIONS MIN TYP MAX UNIT DIGITAL FILTER PERFORMANCE Pass band Stop band f S f S Pass-band ripple ±0.05 db Stop-band attenuation 65 db Delay time 17.4/f S HPF frequency response 3 db f S /1000 POWER SUPPLY REQUIREMENTS V CC Voltage range V DD VDC ma I CC Powered down (8) 1 µa Supply current (7) f S = 48 khz ma I DD f S = 96 khz (9) 10.2 ma Powered down (8) 80 µa Operatng, f S = 48 khz Power dissipation Operatng, f S = 96 khz (9) 77 TEMPERATURE RANGE Powered down (8) 270 µw T A Operation temperature C θ JA Thermal resistance 170 C/W (7) Minimum load on LRCK (pin 7), BCK (pin 8), DOUT (pin 9) (8) By setting PDWN or SRST bit through serial control port. Halt SCKI, BCK, LRCK. (9) f S = 96 khz, system clock = 256 f S. mw 4

5 PIN ASSIGNMENTS PW PACKAGE (TOP VIEW) V REF AGND V CC V DD DGND SCKI LRCK V IN R V IN L MS MC MD DOUT BCK P NAME TERMINAL FUNCTIONS TERMINAL I/O DESCRIPTION PIN AGND 2 Analog GND BCK 8 I/O Audio data bit clock input/output (1) DGND 5 Digital GND DOUT 9 O Audio data digital output LRCK 7 I/O Audio data latch enable input/output (1) MC 11 I Mode control clock input (2) MD 10 I Mode control data input (2) MS 12 I Mode control select input (2) SCKI 6 I System clock input; 256 f S, 384 f S or 512 f S (3) V CC 3 Analog power supply, 5-V V DD 4 Digital power supply, 3.3-V V IN L 13 I Analog input, L-channel V IN R 14 I Analog input, R-channel V REF 1 Reference voltage decoupling (= 0.5 V CC ) (1) Schmitt-trigger input with internal pulldown (50-kΩ, typical) (2) Schmitt-trigger input with internal pulldown (50-kΩ, typical), 5-V tolerant (3) Schmitt-trigger input, 5-V tolerant 5

6 Functional Block Diagram V IN L Antialias LPF Delta-Sigma Modulator BCK V REF Reference 1/64 Decimation Filter with High-Pass Filter Serial Interface Mode/ Format Control LRCK DOUT MS MC V IN R Antialias LPF Delta-Sigma Modulator MD Power Supply Clock and Timing Control SCKI V CC AGND DGND V DD B TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted. DECIMATION FILTER FREQUENCY RESPONSE 50 OVERALL CHARACTERISTICS 0 STOP-BAND ATTENUATION CHARACTERISTICS Amplitude db Amplitude db Normalized Frequency [ f S ] G001 Normalized Frequency [ f S ] Figure 1. Figure 2. G002 6

7 TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (Continued) All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted. DECIMATION FILTER FREQUENCY RESPONSE (Continued) PCM PASS-BAND RIPPLE CHARACTERISTICS 0 TRANSITION BAND CHARACTERISTICS Amplitude db Amplitude db db at 0.5 f S Normalized Frequency [ f S ] Normalized Frequency [ f S ] G003 Figure 3. Figure 4. G004 HIGH-PASS FILTER FREQUENCY RESPONSE HPF STOP-BAND CHARACTERISTICS HPF PASS-BAND CHARACTERISTICS Amplitude db Amplitude db Normalized Frequency [ f S /1000] G005 Normalized Frequency [ f S /1000] Figure 5. Figure 6. G006 7

8 TYPICAL PERFORMANCE CURVES All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted. THD+N Total Harmonic Distortion + Noise db THD+N vs TEMPERATURE T A Free-Air Temperature C G007 Dynamic Range and SNR db DYNAMIC RANGE AND SNR vs TEMPERATURE Dynamic Range 99 SNR T A Free-Air Temperature C Figure 7. Figure 8. G008 THD+N vs SUPPLY VOLTAGE DYNAMIC RANGE AND SNR vs SUPPLY VOLTAGE THD+N Total Harmonic Distortion + Noise db V CC Supply Voltage V G009 Dynamic Range and SNR db Dynamic Range 99 SNR V CC Supply Voltage V G010 Figure 9. Figure 10. 8

9 PCM1807 TYPICAL PERFORMANCE CURVES (Continued) All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted. 87 THD+N vs f SAMPLE CONDITION 105 DYNAMIC RANGE AND SNR vs f SAMPLE CONDITION THD+N Total Harmonic Distortion + Noise db (1) System Clock = 384 f S (2) System Clock = 512 f S (3) System Clock = 256 f S 44.1 (1) 48 (2) 96 (3) f SAMPLE Condition khz G011 Dynamic Range and SNR db Dynamic Range SNR (1) System Clock = 384 f S (2) System Clock = 512 f S (3) System Clock = 256 f S 44.1 (1) 48 (2) 96 (3) f SAMPLE Condition khz G012 Figure 11. Figure 12. OUTPUT SPECTRUM 0 20 OUTPUT SPECTRUM ( 0.5 db, N = 8192) OUTPUT SPECTRUM ( 60 db, N = 8192) Input Level = 0.5 db Data Points = Input Level = 60 db Data Points = Amplitude db Amplitude db f Frequency khz G f Frequency khz Figure 13. Figure 14. G014 9

10 TYPICAL PERFORMANCE CURVES (Continued) All specifications at T A = 25 C, V CC = 5 V, V DD = 3.3 V, master mode, f S = 48 khz, system clock = 512 f S, 24-bit data, unless otherwise noted. OUTPUT SPECTRUM (Continued) THD+N Total Harmonic Distortion + Noise db THD+N vs SIGNAL LEVEL Signal Level db Figure 15. G015 SUPPLY CURRENT 15 SUPPLY CURRENT vs f SAMPLE CONDITION I CC and I DD Supply Current ma 10 5 I CC I DD (1) System Clock = 384 f S (2) System Clock = 512 f S 0 (3) System Clock = 256 f S 44.1 (1) 48 (2) 96 (3) f SAMPLE Condition khz Figure 16. G016 10

11 SYSTEM CLOCK The PCM1807 supports 256 f S, 384 f S and 512 f S as system clock, where f S is the audio sampling frequency. The system clock must be supplied on SCKI (pin 6). The PCM1807 has a system clock detection circuit which automatically senses if the system clock is operating at 256 f S, 384 f S, or 512 f S in slave mode. In master mode, the system clock frequency must be controlled through the serial control port, which uses MD (pin 10), MC (pin 11), and MS (pin 12). The system clock is divided down automatically to generate frequencies of 128 f S and 64 f S, which are used to operate the digital filter and the delta-sigma modulator, respectively. Table 1 shows some typical relationships between sampling frequency and system clock frequency, and Figure 17 shows system clock timing. Table 1. Sampling Frequency and System Clock Frequency SAMPLING FREQUENCY (khz) SYSTEM CLOCK FREQUENCY (f SCLK ) (MHz) 256 f S 384 f S 512 f S t w(sckh) t w(sckl) SCKI 2 V SCKI 0.8 V T0005B07 SYMBOL PARAMETER MIN MAX UNIT t w(sckh) System clock pulse duration, HIGH 8 ns t w(sckl) System clock pulse duration, LOW 8 ns Figure 17. System Clock Timing FADE-IN AND FADE-OUT FUNCTIONS The PCM1807 has fade-in and fade-out functions on DOUT (pin 9) to avoid pop noise, and the functions come into operation in some cases as described in several following sections. The level changes from 0 db to mute or mute to 0 db are performed using calculated pseudo S-shaped characteristics with zero-cross detection. Because of the zero-cross detection, the time needed for the fade in and fade out depends on the analog input frequency (f in ). It takes 48/f in until processing is completed. If there is no zero cross during 8192/f S, DOUT is faded in or out by force during 48/f S (TIME OUT). Figure 18 illustrates the fade-in and fade-out operation processing. 11

12 DOUT (Contents) BPZ Fade-In Start Fade-In Complete Fade-Out Start Fade-Out Complete 48/f in or 48/f S 48/f in or 48/f S T Figure 18. Fade-In and Fade-Out Operations POWER ON The PCM1807 has an internal power-on-reset circuit, and initialization (reset) is performed automatically when the power supply (V DD ) exceeds 2.2 V (typical). While V DD < 2.2 V (typical), and for 1024 system-clock counts after V DD > 2.2 V (typical), the PCM1807 stays in the reset state and the digital output is forced to zero. The digital output is valid after the reset state is released and the time of 8960/f S has elapsed. Because the fade-in operation is performed, it takes additional time of 48/f in or 48/f S until the data corresponding to the analog input signal is obtained. Figure 19 illustrates the power-on timing and the digital output. V DD 2.6 V 2.2 V 1.8 V Reset Reset Release Internal Reset Operation 1024 System Clocks 8960/f S System Clock DOUT Zero Data Normal Data DOUT (Contents) BPZ Fade-In Start Fade-In Complete 48/f in or 48/f S Figure 19. Power-On Timing T

13 CLOCK-HALT RESET FUNCTIONS PCM1807 The PCM1807 has a reset function, which is triggered by halting SCKI (pin 6) in both master and slave modes. The function is available anytime after power on. Reset and power down are performed automatically 4 µs (minimum) after SCKI is halted. While the clock-halt reset is asserted, the PCM1807 stays in the reset and power-down mode, and DOUT is forced to zero. Also, all registers except the mode control registers are reset once. If minimization of power dissipation is required, the PDWN bit must be set to HIGH prior to halting SCKI through the serial control port as described in the SPI Serial Control Port for Mode Control section. SCKI must be supplied to release the reset and power-down mode. The digital output is valid after the reset state is released and the time of 1024 SCKI /f S has elapsed. Because the fade-in operation is performed, it takes additional time of 48/f in or 48/f S until the level corresponding to the analog input signal is obtained. Figure 20 illustrates the clock-halt reset timing. To avoid ADC performance degradation, BCK (pin 8) and LRCK (pin 7) are required to synchronize with SCKI within 4480/f S after SCKI is resumed. If it takes more than 4480/f S for BCK and LRCK to synchronize with SCKI, SCKI should be masked until the synchronization is formed again, taking care of glitch and jitter. See the typical circuit connection diagram, Figure 31 To avoid ADC performance degradation, the clock-halt reset also should be asserted when f S, SCKI, MD[1:0], FMT bits, etc., are changed on the fly. SCKI Halt SCKI Resume SCKI Fixed to Low or High t (CKR) Reset: t (RST) Clock-Halt Reset Reset Release: t (REL) Internal Reset Operation Operation DOUT Normal Data Zero Data Normal Data DOUT (Contents) BPZ Normal Data Fade-In Start Fade-In Complete 48/f in or 48/f S T SYMBOL PARAMETER MIN MAX UNIT t (CKR) Delay time from SCKI halt to internal reset 4 µs t (RST) Delay time from SCKI resume to reset release 1024 SCKI µs t (REL) Delay time from reset release to DOUT output 8960/f S µs Figure 20. Clock-Halt Reset Timing 13

14 SERIAL AUDIO DATA INTERFACE The PCM1807 interfaces the audio system through LRCK (pin 7), BCK (pin 8), and DOUT (pin 9). INTERFACE MODE The PCM1807 supports master mode and slave mode as interface modes, which are selected by MD1 and MD0. MD1 and MD0 are controlled through the serial control port as shown in Table 2. In master mode, the PCM1807 provides the timing of serial audio data communications between the PCM1807 and the digital audio processor or external circuit. While in slave mode, the PCM1807 receives the timing for data transfer from an external controller. Master mode DATA FORMAT Table 2. Interface Modes MD1 MD0 INTERFACE MODE 0 0 Slave mode (256 f S, 384 f S, 512 f S autodetection) (default) 0 1 Master mode (512 f S ) 1 0 Master mode (384 f S ) 1 1 Master mode (256 f S ) In master mode, BCK and LRCK work as output pins, and these pins are controlled by timing which is generated in the clock circuit of the PCM1807. The frequency of BCK is fixed at 64 BCK/frame. Slave mode In slave mode, BCK and LRCK work as input pins. The PCM1807 accepts 64 BCK/frame or 48 BCK/frame format (only for a 384 f S system clock), not 32 BCK/frame format. The PCM1807 supports two audio data formats in both master and slave modes. The data formats are selected by FMT, which is controlled through the serial control port as shown in Table 3. Figure 21 illustrates the data formats in slave mode and master mode. Table 3. Data Format FORMAT NO. FMT FORMAT 0 0 I 2 S, 24-bit (default) 1 1 Left-justified, 24-bit 14

15 FORMAT 0: FMT = 0 24-Bit, MSB-First, I 2 S LRCK BCK Left-Channel Right-Channel DOUT MSB LSB MSB LSB FORMAT 1: FMT = 1 24-Bit, MSB-First, Left-Justified LRCK BCK Left-Channel Right-Channel DOUT MSB LSB MSB LSB Figure 21. Audio Data Format (LRCK and BCK Work as Inputs in Slave Mode and as Outputs in Master Mode) T

16 INTERFACE TIMING Figure 22 and Figure 23 illustrate the interface timing in slave mode and master mode, respectively. t (LRCP) LRCK 1.4 V t (BCKL) t (LRSU) t (BCKH) t (LRHD) BCK 1.4 V t (BCKP) t (CKDO) t (LRDO) DOUT 0.5 V DD SYMBOL PARAMETER MIN TYP MAX UNIT t (BCKP) BCK period 1/(64 f S ) ns t (BCKH) BCK pulse duration, HIGH 1.5 t SCKI ns t (BCKL) BCK pulse duration, LOW 1.5 t SCKI ns t (LRSU) LRCK setup time to BCK rising edge 50 ns t (LRHD) LRCK hold time to BCK rising edge 10 ns t (LRCP) LRCK period 10 µs t (CKDO) Delay time, BCK falling edge to DOUT valid ns t (LRDO) Delay time, LRCK edge to DOUT valid ns NOTE: Timing measurement reference level is 1.4 V for input and 0.5 V DD for output. Load capacitance of DOUT is 20 pf. t SCKI is the SCKI period. Figure 22. Audio Data Interface Timing (Slave Mode: LRCK and BCK Work as Inputs) T

17 t (LRCP) LRCK 0.5 V DD t (BCKL) t (BCKH) t (CKLR) BCK 0.5 V DD t (BCKP) t (CKDO) t (LRDO) DOUT 0.5 V DD SYMBOL PARAMETER MIN TYP MAX UNIT t (BCKP) BCK period 150 1/(64 f S ) 1000 ns t (BCKH) BCK pulse duration, HIGH ns t (BCKL) BCK pulse duration, LOW ns t (CKLR) Delay time, BCK falling edge to LRCK valid ns t (LRCP) LRCK period 10 1/f S 65 µs t (CKDO) Delay time, BCK falling edge to DOUT valid ns t (LRDO) Delay time, LRCK edge to DOUT valid ns NOTE: Timing measurement reference level is 0.5 V DD. Load capacitance of all signals is 20 pf. Figure 23. Audio Data Interface Timing (Master Mode: LRCK and BCK Work as Outputs) T SCKI 1.4 V t (SCKBCK) t (SCKBCK) BCK 0.5 V DD SYMBOL PARAMETER MIN TYP MAX UNIT t (SCKBCK) Delay time, SCKI rising edge to BCK edge 5 30 ns NOTE: Timing measurement reference level is 1.4 V for input and 0.5 V DD for output. Load capacitance of BCK is 20 pf. This timing is applied when SCKI frequency is less than 25 MHz. Figure 24. Audio Clock Interface Timing (Master Mode: BCK Works as Output) T

18 SYNCHRONIZATION WITH DIGITAL AUDIO SYSTEM In slave mode, the PCM1807 operates under LRCK, synchronized with system clock SCKI. The PCM1807 does not require a specific phase relationship between LRCK and SCKI, but does require the synchronization of LRCK and SCKI. If the relationship between LRCK and SCKI changes more than ±6 BCKs for 64 BCK/frame (±5 BCKs for 48 BCK/frame) during one sample period due to LRCK or SCKI jitter, internal operation of the ADC halts within 1/f S and digital output is forced to zero data (BPZ code) until resynchronization between LRCK and SCKI is established. In the case of changes less than ±5 BCKs for 64 BCK/frame (±4 BCKs for 48 BCK/frame), resynchronization does not occur and the previously described digital output control and discontinuity do not occur. Figure 25 illustrates the digital output response for loss of synchronization and resynchronization. During undefined data, the PCM1807 can generate some noise in the audio signal. Also, the transition of normal data to undefined data creates a discontinuity in the digital output data, which can generate some noise in audio signal. The digital output is valid after resynchronization completes and the time of 32/f S has elapsed. Because the fade-in operation is performed, it takes additional time of 48/f in or 48/f S until the level corresponding to the analog input signal is obtained. If synchronization is lost during the fade-in or fade-out operation, the operation stops and DOUT is forced to zero data immediately. The fade-in operation resumes from mute after the time of 32/f S following resynchronization. It is recommended to set the PDWN bit to HIGH once through the serial control port to get stable analog performance when the sampling rate, interface mode, or data format is changed. Synchronization Lost Resynchronization Synchronization Lost Resynchronization State of Synchronization Synchronous Asynchronous Synchronous Asynchronous Synchronous 1/f S 32/f S DOUT Normal Data Undefined Data Zero Data Normal Data Zero Data Normal Data Fade-In Complete DOUT (Contents) BPZ Normal Data Fade-In Start Fade-In Restart 32/f S 48/f in or 48/f S 48/f in or 48/f S T Figure 25. ADC Digital Output for Loss of Synchronization and Resynchronization 18

19 FUNCTION CONTROL MUTE POLARITY CONTROL MODE CONTROL REGISTER RESET PCM1807 The PCM1807 has the following functions which can be controlled through the serial control port. When the LRCK (f S ), SCKI, MD[1:0], or FMT bit is changed on the fly, a clock-halt reset or an immediate reset by PDWN or SRST via the serial control port is recommended to obtain stable analog performance. The MUTE bit controls fade-in and fade-out operation for DOUT. When the MUTE bit is set from 0 to 1, the fade-out operation provides step-down digital attenuation to prevent a pop noise. When the MUTE bit is set from 1 to 0, the fade-in operation provides a step-up digital gain to prevent a pop noise. The digital output of DOUT behaves as shown in Figure 18. MUTE Table 4. Mute On/Off Control MUTE CONTROL 0 Normal operation (default) 1 Mute on By setting PREV = 1, the PCM1807 inverts the data on DOUT relative to that of the analog signal on V IN L/V IN R (pin 13/pin 14). Because the inversion occurs immediately after the PREV bit changes, pop noise can be generated at the change. It is recommended that MUTE or PDWN be asserted before using PREV. PREV Table 5. Polarity Control POLARITY CONTROL 0 Normal operation (default) 1 Invert The MRST bit is used to reset the mode control register to the default setting. Table 6. Mode Control Register Reset MRST 0 Set default value MODE CONTROL REGISTER RESET 1 Normal operation (default) 19

20 POWER DOWN The PDWN bit controls the operation of the PCM1807. During power-down mode, both supply current for the analog section and clock signal for the digital section are shut down, and DOUT is forced to zero. Also, all registers except the mode control registers are reset once. The PCM1807 minimizes power dissipation during the power-down mode. When the PCM1807 takes power down or power up, fade-out or fade-in which is shown in Figure 18 is asserted, respectively. The system clock must be input until the fade-out process completes and prior to PDWN deassertion. The digital output is valid after the reset state is released and the time of 1024 SCKI /f S has elapsed. Because the fade-in operation is processed, it takes additional time of 48/f in or 48/f S until the level corresponding to the analog input signal is obtained. Figure 26 illustrates DOUT behavior on the power-down and power-up sequence by PDWN. PDWN SCKI Reset: t (RST) Reset Release: t (REL) Internal Reset Operation DOUT Normal Data Zero Data Normal Data Fade-Out Start Fade-Out Complete Fade-In Start Fade-In Complete DOUT (Contents) BPZ Normal Data 48/f in or 48/f S 48/f in or 48/f S T SYMBOL PARAMETER MIN MAX UNIT t (RST) Delay time from SCKI resume to reset release 1024 SCKI µs t (REL) Delay time from reset release to DOUT output 8960/f S µs Figure 26. Power Up/Power Down Sequence by PDWN Table 7. Power-Down Control PDWN POWER DOWN 0 Normal operation (default) 1 Power-down mode 20

21 SYSTEM RESET PCM1807 The SRST bit controls the entire ADC operation except fade-out. DOUT is forced to zero immediately and the PCM1807 goes into power-down state. Also, all registers except the mode control register are reset once. The PCM1807 minimizes power dissipation during the power-down state. When the PCM1807 powers up, the digital output is valid after the reset state is released and the time of 1024 SCKI /f S has elapsed. Because the fade-in operation is performed, it takes additional time of 48/f in or 48/f S until the level corresponding to the analog input signal is obtained. Figure 27 illustrates DOUT behavior during the power-down and power-up sequences by SRST. SRST SCKI Reset: t (RST) Reset Release: t (REL) Internal Reset DOUT Normal Data Zero Data Normal Data Fade-In Complete DOUT (Contents) BPZ Normal Data Fade-In Start 48/f in or 48/f S SYMBOL PARAMETER MIN MAX UNIT t (RST) Delay time from SCKI resume to reset release 1024 SCKI µs t (REL) Delay time from reset release to DOUT output 8960/f S µs Figure 27. Power-Up/Power-Down Sequence by SRST T Table 8. System Reset Control SRST SYSTEM RESET 0 System reset 1 Normal operation (default) 21

22 SPI SERIAL CONTROL PORT FOR MODE CONTROL MSB 0 IDX6 IDX5 IDX4 IDX3 IDX2 IDX1 IDX0 D7 D6 D5 D4 D3 D2 D1 D0 The user-programmable built-in functions of the PCM1807 can be controlled through the serial control port with SPI format. All operations for the serial control port use 16-bit data words. Figure 28 shows the control data word format. The most-significant bit must be set to 0. Seven bits, labeled IDX[6:0], set the register index (or address) for the write operations. The least-significant eight bits, D[7:0], contain the data to be written to the register specified by IDX[6:0]. Figure 29 shows the functional timing diagram for writing to the serial control port. MS (pin 12) is held at a logic-1 state until a register is to be written. To start the register write cycle, MS is set to logic-0. Sixteen clocks are then provided on MC (pin 11), corresponding to the 16 bits of the control data word on MD (pin 10). After the 16th clock cycle has completed, the data is latched into the indexed-mode control register in the write operation. To write subsequent data, MS must be set to 1 once. LSB Register Index (or Address) Register Data R Figure 28. Control Data Word Format for MD MS MC MD X 0 IDX6 IDX5 IDX4 IDX3 IDX2 IDX1 IDX0 D7 D6 D5 D4 D3 D2 D1 D0 X X 0 IDX6 Figure 29. Serial Control Format T

23 CONTROL INTERFACE TIMING REQUIREMENTS PCM1807 Figure 30 illustrates a detailed timing diagram for the serial control port. These timing parameters are critical for proper control port operation. t (MHH) MS 1.4 V t (MSS) t (MCL) t (MCH) t (MSH) MC 1.4 V t (MCY) MD LSB 1.4 V t (MDS) t (MDH) T SYMBOL PARAMETER MIN MAX UNIT t (MCY) MC pulse cycle time 100 ns t (MCL) MC low-level time 40 ns t (MCH) MC high-level time 40 ns t (MHH) MS high-level time t MCY ns t (MSS) MS falling edge to MC rising edge 15 ns t (MSH) MS hold time (1) 15 ns t (MDH) MD hold time 15 ns t (MDS) MD setup time 15 ns (1) MC rising edge to MS rising edge for the MC pulse corresponding to the LSB of MD Figure 30. Control Interface Timing 23

24 MODE CONTROL REGISTER The user-programmable mode control functions and the mode control register bit map are shown in Table 9 and Table 10. Table 9. User-Programmable Mode Controls FUNCTION RESET DEFAULT REGISTER BIT(S) Mode control register reset Normal operation 49 MRST System reset Normal operation 49 SRST Audio interface mode control Slave mode 49 MD[1:0] Audio interface format control I 2 S, 24-bit 49 FMT Power-down control Normal operation 49 PDWN DOUT data polarity selection Normal operation 49 PREV DOUT data mute control Normal operation 49 MUTE IDX (B14 B8) REGIS- TER Table 10. Mode Control Register Bit Map B15 B14 B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 31h MRST SRST MD1 MD0 FMT PDWN PREV MUTE 24

25 APPLICATION INFORMATION PCM1807 TYPICAL CIRCUIT CONNECTION DIAGRAM Figure 31 is typical circuit connection diagram. The antialiasing low-pass filters are integrated on the analog inputs, V IN L and V IN R. If the performance of these filters is not adequate for an application, appropriate external antialiasing filters are needed. A passive RC filter (100 Ω and 0.01 µf to 1 kω and 1000 pf) generally is used. PCM1807 Mask 4 µs (min) 5 V 3.3 V C (3) 5 C (2) 4 + C (2) V REF AGND V CC V DD DGND SCKI V IN R V IN L MS MC MD DOUT (5) + C 1 (1) + C 2 (1) MCU R-ch IN L-ch IN PLL170x X1 (4) 7 LRCK BCK 8 DSP or Audio Processor S (1) C1, C2: A 1-µF electrolytic capacitor gives 2.7 Hz (τ = 1 µf 60 kω) cutoff frequency for the input HPF in normal operation and requires a power-on settling time with a 60-ms time constant in the power-on initialization period. (2) C3, C4: Bypass capacitors, 0.1-µF ceramic and 10-µF electrolytic, depending on layout and power supply (3) C5: 0.1-µF ceramic and 10-µF electrolytic capacitors are recommended. (4) X1: X1 masks the system clock input when using the clock-halt reset function with external control. (5) Optional external antialiasing filter could be required, depending on the application. Figure 31. Typical Circuit Connection Diagram BOARD DESIGN AND LAYOUT CONSIDERATIONS V CC, V DD PINS The digital and analog power supply lines to the PCM1807 should be bypassed to the corresponding ground pins with both 0.1-µF ceramic and 10-µF electrolytic capacitors as close to the pins as possible to maximize the dynamic performance of the ADC. AGND, DGND PINS To maximize the dynamic performance of the PCM1807, the analog and digital grounds are not internally connected. These grounds should have low impedance to avoid digital noise feedback into the analog ground. They should be connected directly to each other under the PCM1807 package to reduce potential noise problems. V IN L, V IN R PINS V IN L and V IN R are single-ended inputs. The antialias low-pass filters are integrated on these inputs to remove the noise outside the audio band. If the performance of these filters is not adequate for an application, appropriate external antialiasing filters are required. A passive RC filter (100 Ω and 0.01 µf to 1 kω and 1000 pf) is generally used. 25

26 APPLICATION INFORMATION (continued) V REF PIN DOUT PIN SYSTEM CLOCK To ensure low source impedance of the ADC references, 0.1-µF ceramic and 10-µF electrolytic capacitors are recommended between V REF and AGND. These capacitors should be located as close as possible to the V REF pin to reduce dynamic errors on the ADC references. The DOUT pin has a large load-drive capability, but if the DOUT line is long, locating a buffer near the PCM1807 and minimizing load capacitance is recommended to minimize the digital-analog crosstalk and maximize the dynamic performance of the ADC. The quality of the system clock can influence dynamic performance, as the PCM1807 operates based on a system clock. Therefore, it may be necessary to consider the system clock duty, jitter, and the time difference between system clock transition and BCK or LRCK transition in slave mode. 26

27 PACKAGE OPTION ADDENDUM 11-Apr-2013 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan PCM1807PW ACTIVE TSSOP PW Green (RoHS & no Sb/Br) PCM1807PWG4 ACTIVE TSSOP PW Green (RoHS & no Sb/Br) PCM1807PWR ACTIVE TSSOP PW Green (RoHS & no Sb/Br) PCM1807PWRG4 ACTIVE TSSOP PW Green (RoHS & no Sb/Br) (2) Lead/Ball Finish MSL Peak Temp (3) Op Temp ( C) Top-Side Markings (4) CU NIPDAU Level-1-260C-UNLIM -40 to 85 PCM1807 CU NIPDAU Level-1-260C-UNLIM -40 to 85 PCM1807 CU NIPDAU Level-1-260C-UNLIM -40 to 85 PCM1807 CU NIPDAU Level-1-260C-UNLIM -40 to 85 PCM1807 Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1

28 PACKAGE OPTION ADDENDUM 11-Apr-2013 Addendum-Page 2

29 PACKAGE MATERIALS INFORMATION 14-Jul-2012 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Reel Diameter (mm) Reel Width W1 (mm) A0 (mm) B0 (mm) K0 (mm) P1 (mm) W (mm) Pin1 Quadrant PCM1807PWR TSSOP PW Q1 Pack Materials-Page 1

30 PACKAGE MATERIALS INFORMATION 14-Jul-2012 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) PCM1807PWR TSSOP PW Pack Materials-Page 2

31

32

33 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as components ) are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS Products Applications Audio /audio Automotive and Transportation /automotive Amplifiers amplifier.ti.com Communications and Telecom /communications Data Converters dataconverter.ti.com Computers and Peripherals /computers DLP Products Consumer Electronics /consumer-apps DSP dsp.ti.com Energy and Lighting /energy Clocks and Timers /clocks Industrial /industrial Interface interface.ti.com Medical /medical Logic logic.ti.com Security /security Power Mgmt power.ti.com Space, Avionics and Defense /space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging /video RFID OMAP Applications Processors /omap TI E2E Community e2e.ti.com Wireless Connectivity /wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box , Dallas, Texas Copyright 2015, Texas Instruments Incorporated

Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003 The CD4521B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96,

More information

SDLS940A MARCH 1974 REVISED MARCH 1988. Copyright 1988, Texas Instruments Incorporated

SDLS940A MARCH 1974 REVISED MARCH 1988. Copyright 1988, Texas Instruments Incorporated SN5490A, SN5492A, SN5493A, SN54LS90, SN54LS92, SN54LS93 SN7490A, SN7492A, SN7493A, SN74LS90, SN74LS92, SN74LS93 DECADE, DIVIDE-BY-TWELVE AND BINARY COUNTERS SDLS940A MARCH 1974 REVISED MARCH 1988 PRODUCTION

More information

FEATURES APPLICATIONS

FEATURES APPLICATIONS FEATURES DIGITALLY-CONTROLLED ANALOG VOLUME CONTROL: Four Independent Audio Channels Serial Control Interface Zero Crossing Detection Mute Function WIDE GAIN AND ATTENUATION RANGE: +31.5dB to 95.5dB with

More information

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate Data sheet acquired from Harris Semiconductor SCHS056D Revised August 2003 CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate CD4071B, CD4072B, and CD4075B OR gates

More information

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003 CD4060B consists of an oscillator section and 14 ripple-carry binary counter stages. The oscillator configuration allows design

More information

with Ultra-Fast Transient Response and High Light-Load Efficiency

with Ultra-Fast Transient Response and High Light-Load Efficiency 1 Adaptor 6-24V Optional N-FET Driver Ultra-Fast DPM Simplified Application Diagram Iin Ultra-Low Quiescent Current Enhanced Safety Features OCP, OVP, FET Short Support CPU Turbo Mode To System bq24715

More information

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003 The CD4009UB and CD4010B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line

More information

Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003

Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003 Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003 The CD4502B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages

More information

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003 Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003 The CD4555B and CD4556B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line

More information

PACKAGE OPTION ADDENDUM www.ti.com 12-Jan-2006 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3) 76005012A

More information

LM556 LM556 Dual Timer

LM556 LM556 Dual Timer LM556 LM556 Dual Timer Literature Number: SNAS549 LM556 Dual Timer General Description The LM556 Dual timing circuit is a highly stable controller capable of producing accurate time delays or oscillation.

More information

Stereo Audio Volume Control

Stereo Audio Volume Control PGA2320 Stereo Audio Volume Control FEATURES DIGITALLY-CONTROLLED ANALOG VOLUME CONTROL: Two Independent Audio Channels Serial Control Interface Zero Crossing Detection Mute Function WIDE GAIN AND ATTENUATION

More information

AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier

AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier Application Report SLAA552 August 2012 AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier Ambreesh Tripathi and Harmeet Singh Analog/Digital Converters ABSTRACT

More information

RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm

RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm 1 1 Product Folder Sample & Buy Technical Documents Tools & Software Support & Community RF37S114 SCBS907 NOVEMBER 2015 RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC 15693 Transponder, 4 mm 4 mm 1 Device Overview

More information

Application Note AN107

Application Note AN107 Murata Balun for CC253x and CC254x LFB182G45BG2D280 By Fredrik Kervel Keywords Balun LFB182G45BG2D280 CC253x CC254x CC257x CC85xx 1 Introduction Murata s LFB182G45BG2D280 integrated balun is specially

More information

24-Bit, 40kHz ANALOG-TO-DIGITAL CONVERTER

24-Bit, 40kHz ANALOG-TO-DIGITAL CONVERTER SEPTEMBER 2 REVISED JUNE 26 24-Bit, 4kHz ANALOG-TO-DIGITAL CONVERTER FEATURES 24 BITS NO MISSING CODES 19 BITS EFFECTIVE RESOLUTION UP TO 4kHz DATA RATE LOW NOISE: 2.5ppm DIFFERENTIAL INPUTS INL:.15% (max)

More information

16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER

16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER JANUARY 1996 REVISED OCTOBER 2006 16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER FEATURES 100kHz min SAMPLING RATE STANDARD ±10V INPUT RANGE 86dB min SINAD WITH 20kHz INPUT ±3.0 LSB max INL DNL:

More information

PACKAGE OPTION ADDENDUM www.ti.com 12-Jan-2006 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3) 5962-9557401QCA

More information

Wireless Subwoofer TI Design Tests

Wireless Subwoofer TI Design Tests Wireless Subwoofer TI Design Tests This system design was tested for THD+N vs. frequency at 5 watts and 30 watts and THD+N vs. power at 00. Both the direct analog input and the wireless systems were tested.

More information

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology Literature Number: SNVA553 LM5030 Application DC DC Converter Utilizing the Push-Pull Topology 1 Push-Pull Topology D1 L +

More information

24-Bit, 20kHz, Low-Power ANALOG-TO-DIGITAL CONVERTER

24-Bit, 20kHz, Low-Power ANALOG-TO-DIGITAL CONVERTER ADS1251 ADS1251 MARCH 21 REVISED JUNE 29 24-Bit, 2kHz, Low-Power ANALOG-TO-DIGITAL CONVERTER FEATURES 24 BITS NO MISSING CODES 19 BITS EFFECTIVE RESOLUTION UP TO 2kHz DATA RATE LOW NOISE: 1.5ppm DIFFERENTIAL

More information

1OE 3B NC 3B V GND ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3125RGYR CU125. SOIC D Tape and reel SN74CBT3125DR

1OE 3B NC 3B V GND ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3125RGYR CU125. SOIC D Tape and reel SN74CBT3125DR SN74CBT3125 QUADRUPLE FET BUS SWITCH SCDS021I MAY 1995 REVISED SEPTEMBER 2002 Standard 125-Type Pinout (D, DB, DGV, and PW Packages) 5-Ω Switch Connection Between Two Ports TTL-Compatible Input Levels

More information

3V Video Amplifier with 6dB Gain and Filter in SC70

3V Video Amplifier with 6dB Gain and Filter in SC70 OPA360 SB0S294E DECEMBER 2003 REVISED SEPTEMBER 2006 3V Video Amplifier with 6dB Gain and Filter in SC70 FEATURES EXCELLENT VIDEO PERFORMANCE INTERNAL GAIN: 6dB 2-POLE RECONSTRUCTION FILTER SAG CORRECTION

More information

description typical application

description typical application Overvoltage Protection and Lockout for 12 V, 5 V, 3.3 V Undervoltage Protection and Lockout for 5 V and 3.3 V Fault Protection Output With Open-Drain Output Stage Open-Drain Power Good Output Signal for

More information

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175 54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175 54LS174 DM54LS174 DM74LS174 54LS175 DM54LS175 DM74LS175 Hex/Quad D Flip-Flops with Clear Literature Number: SNOS290A 54LS174 DM54LS174 DM74LS174

More information

12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface

12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface ADS7828 ADS7828 NOVEMBER 2001 - REVISED MARCH 2005 12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface FEATURES 8-CHANNEL MULTIPLEXER 50kHz SAMPLING RATE NO MISSING CODES 2.7V TO

More information

16-Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface

16-Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface SBAS0A JULY 997 REVISED NOVEMBER 00 -Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface FEATURES: SERIAL DIGITAL INTERFACE VOLTAGE OUTPUT: ±0V, ±V, 0 to +0V ± LSB INTEGRAL LINEARITY -BIT MONOTONIC

More information

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS SLS056J MAY 976 REISED MAY 2003 3-Terminal Regulators Output Current up to.5 A Internal Thermal-Overload Protection High Power-Dissipation Capability Internal Short-Circuit Current Limiting Output Transistor

More information

SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SN54LVT574, SN74LVT574 3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SCBS139D MAY 1992 REVISED JULY 1995 State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation

More information

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR The SN54LS07 and SN74LS17 are obsolete and are no longer supplied. Convert TTL Voltage Levels to MOS Levels High Sink-Current Capability Input Clamping Diodes Simplify System Design Open-Collector Driver

More information

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type July 25 th, 2012 Automotive Grade AUIRS4427S DUAL LOW SIDE DRIVER Features Gate drive supply range from 6 V to 20 V CMOS Schmitt-triggered inputs 3.3V and 5V logic compatible Two independent gate drivers

More information

DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS

DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS INTEGRATED CIRCUITS DATA SHEET File under Integrated Circuits, IC01 February 1991 FEATURES Low distortion 16-bit dynamic range 4 oversampling possible Single 5 V power supply No external components required

More information

24-Bit, 96kHz BiCMOS Sign-Magnitude DIGITAL-TO-ANALOG CONVERTER

24-Bit, 96kHz BiCMOS Sign-Magnitude DIGITAL-TO-ANALOG CONVERTER 49% FPO 24-Bit, 96kHz BiCMOS Sign-Magnitude DIGITAL-TO-ANALOG CONVERTER TM FEATURES SAMPLING FREQUEY (f S ): 16kHz to 96kHz 8X OVERSAMPLING AT 96kHz INPUT AUDIO WORD: 20-, 24-Bit HIGH PERFORMAE: Dynamic

More information

PACKAGE OPTION ADDENDUM

PACKAGE OPTION ADDENDUM PACKAGE OPTION ADDENDUM www.ti.com 10-Jun-2014 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish (6) MSL Peak Temp (3) Op Temp

More information

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock

More information

Application Report. 1 Introduction. 2 Resolution of an A-D Converter. 2.1 Signal-to-Noise Ratio (SNR) Harman Grewal... ABSTRACT

Application Report. 1 Introduction. 2 Resolution of an A-D Converter. 2.1 Signal-to-Noise Ratio (SNR) Harman Grewal... ABSTRACT Application Report SLAA323 JULY 2006 Oversampling the ADC12 for Higher Resolution Harman Grewal... ABSTRACT This application report describes the theory of oversampling to achieve resolutions greater than

More information

LM709 LM709 Operational Amplifier

LM709 LM709 Operational Amplifier LM709 LM709 Operational Amplifier Literature Number: SNOS659A LM709 Operational Amplifier General Description The LM709 series is a monolithic operational amplifier intended for general-purpose applications

More information

24-Bit, 96-kHz Sampling, Enhanced Multilevel, Delta-Sigma, Audio Digital-to-Analog Converter

24-Bit, 96-kHz Sampling, Enhanced Multilevel, Delta-Sigma, Audio Digital-to-Analog Converter 24-Bit, 96-kHz Sampling, Enhanced Multilevel, Delta-Sigma, Audio Digital-to-Analog Converter FEATURES 24-Bit Resolution Analog Performance (V CC = 5 V): Dynamic Range: 106 db, Typical (PCM1748KE) 100 db,

More information

Multi-Transformer LED TV Power User Guide. Anderson Hsiao

Multi-Transformer LED TV Power User Guide. Anderson Hsiao Multi-Transformer LED TV Power User Guide Anderson Hsiao Operation Range Input Range: 90Vac~264Vac 47Hz~63Hz Dimming Range: Reverse Signal 0V ~ 5V 100Hz ~200Hz 1%~100% Output Range :STBY-5V 20mA~1A 5V

More information

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A LM138,LM338 LM138/LM338 5-Amp Adjustable Regulators Literature Number: SNVS771A LM138/LM338 5-Amp Adjustable Regulators General Description The LM138 series of adjustable 3-terminal positive voltage regulators

More information

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption: Low-power single CMOS timer Description Datasheet - production data The TS555 is a single CMOS timer with very low consumption: Features SO8 (plastic micropackage) Pin connections (top view) (I cc(typ)

More information

Calculating Gain for Audio Amplifiers

Calculating Gain for Audio Amplifiers Application eport SLOA105A October 003 evised September 005 Calculating Gain for Audio Amplifiers Audio Power Amplifiers ABSTACT This application report explains the different types of audio power amplifier

More information

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP SLWA022 APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL CHIP October 6, 1994 1.0 INTRODUCTION This report describes how one can use the GC2011 Digital Filter chip to build digital modulators

More information

CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION

CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION Features Qualified for Automotive Applications Wide Range of Digital and Analog Signal Levels Digital: V to 0 V Analog: 0 V P-P Low ON Resistance, Ω (Typ) Over V P-P Signal Input Range for = V High OFF

More information

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter Description: The NTE2053 is a CMOS 8 bit successive approximation Analog to Digital converter in a 20 Lead DIP type package which uses a differential

More information

AUDIO DIFFERENTIAL LINE RECEIVER. 0dB (G = 1)

AUDIO DIFFERENTIAL LINE RECEIVER. 0dB (G = 1) INA4 INA4 INA4 INA4 INA4 INA4 AUDIO DIFFERENTIAL LINE RECEIVERS db (G = ) FEATURES SINGLE AND DUAL VERSIONS LOW DISTORTION:.% at f = khz HIGH SLEW RATE: 4V/µs FAST SETTLING TIME: µs to.% WIDE SUPPLY RANGE:

More information

TMP100 EP DIGITAL TEMPERATURE SENSOR WITH I 2 C INTERFACE

TMP100 EP DIGITAL TEMPERATURE SENSOR WITH I 2 C INTERFACE Controlled Baseline One Assembly/Test Site, One Fabrication Site Enhanced Diminishing Manufacturing Sources (DMS) Support Enhanced Product-Change Notification Qualification Pedigree Digital Output: I 2

More information

Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA

Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA Texas Instruments FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA 12/05/2014 1 General 1.1 PURPOSE Provide the detailed data for evaluating and verifying the FB-PS-LLC. The FB-PS-LLC is a Full

More information

12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER

12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER For most current data sheet and other product information, visit www.burr-brown.com 12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER FEATURES SINGLE SUPPLY: 2.7V to 5V 4-CHANNEL INPUT

More information

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS Single Down/Up Count-Control Line Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Asynchronously Presettable With Load Control Package Options Include Plastic

More information

ICS650-44 SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

ICS650-44 SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET DATASHEET ICS650-44 Description The ICS650-44 is a spread spectrum clock synthesizer intended for video projector and digital TV applications. It generates three copies of an EMI optimized 50 MHz clock

More information

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features DATASHEET ICS280 Description The ICS280 field programmable spread spectrum clock synthesizer generates up to four high-quality, high-frequency clock outputs including multiple reference clocks from a low-frequency

More information

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer Literature Number: SNOSBR1A DS8907 AM FM Digital Phase-Locked Loop Frequency Synthesizer General Description The DS8907 is a PLL synthesizer

More information

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop Rev. 9 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a dual D-type flip-flop that features independent set-direct input (SD), clear-direct input

More information

1.0A LOW DROPOUT LINEAR REGULATOR

1.0A LOW DROPOUT LINEAR REGULATOR 1.0A LOW DROPOUT LINEAR REGULATOR Description Pin Assignments The is a low dropout three-terminal regulator with 1.0A output current ability, and the dropout voltage is specified at typical 1.1V at 1.0A

More information

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

AAT3520/2/4 MicroPower Microprocessor Reset Circuit General Description Features PowerManager The AAT3520 series of PowerManager products is part of AnalogicTech's Total Power Management IC (TPMIC ) product family. These microprocessor reset circuits are

More information

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS SNHC, SNHC QUADRUPLE 2-LINE TO -LINE DATA SELECTORS/MULTIPLEXERS SCLSB DECEMBER 982 REVISED MAY 99 Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers

More information

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND DATASHEET IDT5P50901/2/3/4 Description The IDT5P50901/2/3/4 is a family of 1.8V low power, spread spectrum clock generators capable of reducing EMI radiation from an input clock. Spread spectrum technique

More information

STWD100. Watchdog timer circuit. Description. Features. Applications

STWD100. Watchdog timer circuit. Description. Features. Applications Watchdog timer circuit Description Datasheet - production data SOT23-5 (WY) Features SC70-5, SOT323-5 (W8) Current consumption 13 µa typ. Available watchdog timeout periods are 3.4 ms, 6.3 ms, 102 ms,

More information

14-stage ripple-carry binary counter/divider and oscillator

14-stage ripple-carry binary counter/divider and oscillator Rev. 8 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a with three oscillator terminals (RS, REXT and CEXT), ten buffered outputs (Q3 to

More information

description/ordering information

description/ordering information SLLS047L FEBRUARY 1989 REVISED MARCH 2004 Meets or Exceeds TIA/EIA-232-F and ITU Recommendation V.28 Operates From a Single 5-V Power Supply With 1.0-F Charge-Pump Capacitors Operates Up To 120 kbit/s

More information

Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER

Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER FEATURES HIGH GAIN-BANDWIDTH: 35MHz LOW INPUT NOISE: 1nV/ Hz HIGH SLEW RATE: V/µs FAST SETTLING: 24ns to.1% FET INPUT: I B = 5pA max HIGH OUTPUT

More information

FEATURES DESCRIPTION. www.ti.com SLUS247F APRIL 1997 REVISED NOVEMBER 2007 VDD 8 POWER TO CIRCUITRY. 400 na RES POWER ON RESET 1.

FEATURES DESCRIPTION. www.ti.com SLUS247F APRIL 1997 REVISED NOVEMBER 2007 VDD 8 POWER TO CIRCUITRY. 400 na RES POWER ON RESET 1. SLUS247F APRIL 1997 REVISED NOVEMBER 2007 FEATURES Fully Programmable Reset Threshold Fully Programmable Reset Period Fully Programmable Watchdog Period 2% Accurate Reset Threshold Input Voltage Down to

More information

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET DATASHEET ICS514 Description The ICS514 LOCO TM is the most cost effective way to generate a high-quality, high-frequency clock output from a 14.31818 MHz crystal or clock input. The name LOCO stands for

More information

The 74LVC1G11 provides a single 3-input AND gate.

The 74LVC1G11 provides a single 3-input AND gate. Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this

More information

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise

More information

description/ordering information

description/ordering information SCES207I APRIL 1999 REVISED SEPTEMBER 2003 Available in the Texas Instruments NanoStar and NanoFree Packages Supports 5-V V CC Operation Inputs Accept Voltages to 5.5 V Max t pd of 6 ns at 3.3 V Low Power

More information

Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT

Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT Application Report SLVA255 September 2006 Minimizing Ringing at the Switch Node of a Boost Converter Jeff Falin... PMP Portable Power Applications ABSTRACT This application report explains how to use proper

More information

Triple single-pole double-throw analog switch

Triple single-pole double-throw analog switch Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable

More information

description V CC A CLR BO CO LOAD C D B Q B Q A DOWN UP Q C Q D GND D OR N PACKAGE (TOP VIEW) SDFS031A D3693, JANUARY 1991 REVISED OCTOBER 1993

description V CC A CLR BO CO LOAD C D B Q B Q A DOWN UP Q C Q D GND D OR N PACKAGE (TOP VIEW) SDFS031A D3693, JANUARY 1991 REVISED OCTOBER 1993 High-Speed f max of 100 MHz Typical Parallel Asynchronous Load for Modulo-N Count Lengths Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Package Optio Include

More information

LM388 LM388 1.5W Audio Power Amplifier

LM388 LM388 1.5W Audio Power Amplifier LM388 LM388 1.5W Audio Power Amplifier Literature Number: SNOSBT8A LM388 1 5W Audio Power Amplifier General Description The LM388 is an audio amplifier designed for use in medium power consumer applications

More information

Providing Continuous Gate Drive Using a Charge Pump

Providing Continuous Gate Drive Using a Charge Pump Application Report Philip Meyer and John Tucker... Power Management Products ABSTRACT Certain applications require that output voltage regulation be maintained when the input voltage is only slightly higher

More information

8-channel analog multiplexer/demultiplexer

8-channel analog multiplexer/demultiplexer Rev. 12 25 March 2016 Product data sheet 1. General description The is an with three address inputs (S1 to S3), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common

More information

AN-1733 Load Transient Testing Simplified

AN-1733 Load Transient Testing Simplified Application Report... ABSTRACT The load transient test may be the simplest diagnostic tool available to instantly analyze the loop stability of a system: the visual appearance of the output voltage as

More information

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger

74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger Rev. 5 30 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual negative edge triggered JK flip-flop featuring individual J and K inputs,

More information

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +1024 C)

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +1024 C) 19-2235; Rev 1; 3/02 Cold-Junction-Compensated K-Thermocoupleto-Digital General Description The performs cold-junction compensation and digitizes the signal from a type-k thermocouple. The data is output

More information

FEATURES DESCRIPTION APPLICATIONS

FEATURES DESCRIPTION APPLICATIONS FEATURES 240SPS Data Rate with 4MHz Clock 20-Bit Effective Resolution Input Multiplexer with Four Differential Channels Pin-Selectable, High-Impedance Input Buffer ±5V Differential Input Range 0.0003%

More information

TSL213 64 1 INTEGRATED OPTO SENSOR

TSL213 64 1 INTEGRATED OPTO SENSOR TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 Contains 64-Bit Static Shift Register Contains Analog Buffer With Sample and Hold for Analog Output Over Full Clock Period Single-Supply

More information

74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information

74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information Rev. 4 24 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an octal positive-edge triggered D-type flip-flop. The device features clock (CP)

More information

6 Output With 1 kω in Series Between the Output and Analyzer... 7 7 Output With RC Low-Pass Filter (1 kω and 4.7 nf) in Series Between the Output

6 Output With 1 kω in Series Between the Output and Analyzer... 7 7 Output With RC Low-Pass Filter (1 kω and 4.7 nf) in Series Between the Output Application Report SLAA313 December 26 Out-of-Band Noise Measurement Issues for Audio Codecs Greg Hupp... Data Acquisition Products ABSTRACT This report discusses the phenomenon of out-of-band noise, and

More information

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS Choice of Open-Collector or Active Pullup (Totem-Pole) Outputs Single 5-V Supply Differential Line Operation Dual-Channel Operation TTL Compatible ± 15-V Common-Mode

More information

Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial

Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial Application Report SLAA672 July 2015 Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial Sanjay Pithadia, N. Navaneeth Kumar ABSTRACT This application report explains different parameters

More information

Design Note DN304. Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø. Keywords. 1 Introduction

Design Note DN304. Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø. Keywords. 1 Introduction Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø Keywords Cebal Driver Windows x86 Windows x64 SmartRF Studio SmartRF Packet Sniffer SmartRF Flash Programmer SmartRF05EB SmartRF04EB

More information

3-to-8 line decoder, demultiplexer with address latches

3-to-8 line decoder, demultiplexer with address latches Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC

More information

74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter

74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter Rev. 7 8 December 2015 Product data sheet 1. General description The is a hex unbuffered inverter. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to

More information

PDS5100H. Product Summary. Features and Benefits. Mechanical Data. Description and Applications. Ordering Information (Note 5) Marking Information

PDS5100H. Product Summary. Features and Benefits. Mechanical Data. Description and Applications. Ordering Information (Note 5) Marking Information Green 5A HIGH VOLTAGE SCHOTTKY BARRIER RECTIFIER POWERDI 5 Product Summary I F V R V F MAX (V) I R MAX (ma) (V) (A) @ +25 C @ +25 C 1 5..71.35 Description and Applications This Schottky Barrier Rectifier

More information

V CC TOP VIEW. f SSO = 20MHz to 134MHz (DITHERED)

V CC TOP VIEW. f SSO = 20MHz to 134MHz (DITHERED) 19-013; Rev 1; 10/11 0MHz to 13MHz Spread-Spectrum General Description The is a spread-spectrum clock modulator IC that reduces EMI in high clock-frequency-based, digital electronic equipment. Using an

More information

1-of-4 decoder/demultiplexer

1-of-4 decoder/demultiplexer Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active

More information

Spread-Spectrum Crystal Multiplier DS1080L. Features

Spread-Spectrum Crystal Multiplier DS1080L. Features Rev 1; 3/0 Spread-Spectrum Crystal Multiplier General Description The is a low-jitter, crystal-based clock generator with an integrated phase-locked loop (PLL) to generate spread-spectrum clock outputs

More information

Features. Case: TO-220-3 (2), TO-220F-3 (Option 1), TO-252-2 (1) and TO- 263-2 Power Management Instrumentation

Features. Case: TO-220-3 (2), TO-220F-3 (Option 1), TO-252-2 (1) and TO- 263-2 Power Management Instrumentation HIGH VOLTAGE POWER SCHOTTKY RECTIFIER Product Summary V F (MAX) (V) I R (MAX) (ma) V RRM (V) I O (A) @ +25 C @ +25 C 100 2x10 0.85 0.1 Description High voltage dual Schottky rectifier suited for switch

More information

HIGH FIDELITY HEADPHONE AMPLIFIER

HIGH FIDELITY HEADPHONE AMPLIFIER TPA62A2 HIGH FIDELITY HEADPHONE AMPLIFIER FEATURES DESCRIPTION 8 mw into 6 Ω From a ±2-V Supply at The TPA62A2 is a high fidelity audio amplifier built.4% THD N on a current-feedback architecture. This

More information

TDA2004R. 10 + 10 W stereo amplifier for car radio. Features. Description

TDA2004R. 10 + 10 W stereo amplifier for car radio. Features. Description 10 + 10 W stereo amplifier for car radio Features Low distortion Low noise Protection against: Output AC short circuit to ground Overrating chip temperature Load dump voltage surge Fortuitous open ground

More information

STLQ015. 150 ma, ultra low quiescent current linear voltage regulator. Description. Features. Application

STLQ015. 150 ma, ultra low quiescent current linear voltage regulator. Description. Features. Application 150 ma, ultra low quiescent current linear voltage regulator Description Datasheet - production data Features SOT23-5L Input voltage from 1.5 to 5.5 V Very low quiescent current: 1.0 µa (typ.) at no load

More information

74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors

More information

August 2001 PMP Low Power SLVU051

August 2001 PMP Low Power SLVU051 User s Guide August 2001 PMP Low Power SLVU051 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service

More information

Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid

Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid Application Report SNAA0A March 015 Revised June 015 Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid AmyLe ABSTRACT The need for accurate and reliable sensors is growing in

More information

ESD Protection Exceeds JESD 22 I off. 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A)

ESD Protection Exceeds JESD 22 I off. 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) www.ti.com FEATURES SN74CBTLV3245A LOW-VOLTAGE OCTAL FET BUS SWITCH SCDS034M JULY 1997 REVISED AUGUST 2005 Standard '245-Type Pinout Latch-Up Performance Exceeds 250 ma Per 5-Ω Switch Connection Between

More information

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS TSL50, TSL5, TLS5 SOES004C AUGUST 99 REVISED NOVEMBER 995 Monolithic Silicon IC Containing Photodiode, Operational Amplifier, and Feedback Components Converts Light Intensity to Output Voltage High Irradiance

More information