Application Notes. Bridging Two Worlds IC Solutions Optimize Transportation of Data Between Network Infrastructures. SONET/SDH Clock Sync



Similar documents
DS26303 OCTAL 3.3V T1/E1/J1 SHORT HAUL LIU PRODUCT BRIEF

Communications. SONET/SDH Multi-Ch/Multi-Rate Framer+Serdes Mappers + Framers Transceivers/CDR

Application Note. Line Card Redundancy Design With the XRT83SL38 T1/E1 SH/LH LIU ICs

White Paper Increase Flexibility in Layer 2 Switches by Integrating Ethernet ASSP Functions Into FPGAs

Building Blocks for Rapid Communication System Development

1+1 PROTECTION WITHOUT RELAYS USING IDT82V2044/48/48L & IDT82V2054/58/58L HITLESS PROTECTION SWITCHING

Telephone Company Lease Line Elimination. Dewey Day Principal Operational Technology Architect Pacific Gas & Electric

Using FPGAs to Design Gigabit Serial Backplanes. April 17, 2002

Smart Solutions for Network IP Migration

communications brochure T/E/J SONET/SDH

Chapter 2 - The TCP/IP and OSI Networking Models

Loop Telecom. Total Access Solutions for Enterprise Network, Cellular & Gateway Operator.

INTRODUCTION TO MEDIA CONVERSION

cpci cfxo3120 FXO/FXS VoIP Gateway

TDM-over-IP Improving Backhaul efficiency

RICi-E1, RICi-T1 Fast Ethernet over E1/T1 Intelligent Converters

Clocking Solutions. Wired Communications / Networking Wireless Communications Industrial Automotive Consumer Computing. ti.

Dedicated Access Solutions for Internet Service Providers

Wireless Backhaul Solutions

CHRONOS. Ethernet Demarcation. Smart Access Network Device. Features. Introduction

WIRELESS IN THE METRO PACKET MICROWAVE EXPLAINED

Network Monitoring White Paper

White Paper Reducing the Cost of Wireless Backhauling Through Circuit Emulation

Chapter 4 T1 Interface Card

Cisco Packet-over-T3/E3 Service Module

DS2155 T1/E1/J1 Single-Chip Transceiver

Securing GNSS with PTP & SyncE Adam Wertheimer Microsemi Adam.Wertheimer@microsemi.com. Power Matters

Cisco 24-Port Channelized T1/E1/J1 Circuit Emulation Over Packet and Channelized ATM Shared Port Adapter

of Network Access ASC Broadband Services Access Platform The New Edge Advanced Switching Communications

Communication Networks. We are securing the past in a fast moving future. FOX605 multiservice platform.

Media Gateway with IP and ATM Interworking

T3 Mux M13 Multiplexer

How To Connect A G.711 To A G711 Network With A Gbnet (G.723) (Gbnet) (Geo) (Ipnet) And Gb Net (G723.1)

Loop-IP6700 TDMoEthernet

WANic 800 & or 2 HSSI ports Up to 52 Mbps/port. WANic 850 & or 2 T3 or E3 ports Full-speed CSU/DSU. WANic 880.

Cisco 8-Port Channelized T1/E1 Shared Port Adapter

TAN-030 Application Note Performance Characteristics of the XRT7300 Device for DS3 Applications Rev. 1.00

Notes Odom, Chapter 4 Flashcards Set:

Elettronica dei Sistemi Digitali Costantino Giaconia SERIAL I/O COMMON PROTOCOLS

How to Reduce Cellular Backhaul Transport Costs While Improving 2G and 3G Network Operating Efficiencies

Clock Recovery and Channelized SDH/SONET

Alcatel-Lucent 1665 Data Multiplexer (DMX) for Service Providers

VALIANT COMMUNICATIONS LIMITED

LoopStar 700. Next Generation Ethernet Access and Transport Solutions

Product Overview. Features CHAPTER

Cloud-Based Apps Drive the Need for Frequency-Flexible Clock Generators in Converged Data Center Networks

(Refer Slide Time: 2:10)

16(+1) Channel High Density T1/E1/J1 Line Interface Unit IDT82P2816

White Paper. OPCOM3500 Multi-Service Access Platform INTRODUCTION CHARACTERISTICS

IPmux-155L Version 1.0B

Transporting Legacy Switched Digital Circuits Using a Packet Network

TDMoEthernet. Description

Any-Rate Precision Clocks

IPmux-1E TDM Pseudowire Access Gateway

10 Gigabit Ethernet MAC Core for Altera CPLDs. 1 Introduction. Product Brief Version February 2002

MIGRATING TDM SERVICES TO PACKET NETWORKS ENSURING RELIABLE AND EFFICIENT TRANSPORT WITH THE ALCATEL-LUCENT 9500 MICROWAVE PACKET RADIO

A review of Plesiochronous Digital Hierarchy (PDH) and Synchronous Digital Hierarchy (SDH)

Mobile Backhaul evolution

WiMAX PacketMAX Introducting

Synchronous Ethernet explained

DXC Family. Multiservice Access Node FEATURES

24-Port Channelized E1/T1 Line Card Overview

Application Notes Multi-service EDD-Ethernet Demarcation Device

Alcatel-Lucent 1850 TSS-3 Transport Service Switch. A versatile network termination unit

Operational Core Network

Clocking. Clocking in the Digital Network

DigiPoints Volume 1. Student Workbook. Module 4 Bandwidth Management

Tellabs 1000 Multiservice Access Platform (MSAP) Secure high revenue TDM services with low cost integrated MSAP

High-density rack with SNMP management provides E1/T1 and Ethernet services over copper and fiber. Data Sheet

Packet Synchronization in Cellular Backhaul Networks By Patrick Diamond, PhD, Semtech Corporation

DS34T101, DS34T102, DS34T104, DS34T108 Single/Dual/Quad/Octal TDM-over-Packet Chip

BROADBAND AND HIGH SPEED NETWORKS

! encor en etworks TM

Contents. Connection Guide. What is Dante? Connections Network Set Up System Examples Copyright 2015 ROLAND CORPORATION

Optimux-45, Optimux-45L Multiplexers for 21E1/28T1 over Fiber or T3

Circuit Emulation Pseudo-Wire (CE-PW) WHITE PAPER

T1 Networking Made Easy

10 Gigabit Ethernet: Scaling across LAN, MAN, WAN

Ethernet Over SONET. Technology White Paper. Mimi Dannhardt Technical Advisor

DEVICE DRIVER DESIGN FOR A SINGLE AND QUAD T1/E1 TRANSCEIVER

DS-3 Technology and Testing Overview

Computer Network. Interconnected collection of autonomous computers that are able to exchange information

DXC-8R/10A/30 Multiservice Access Nodes

Converged TDM and IP- Based Broadband Solutions White Paper. OnSite OS-10 Multi-Service over SDH Provisioning

Expediting Migration of Critical Legacy Applications to Modern Defense IP Networks

Optimux-134, Optimux-125

P-Series: Purpose Built Business and Mobile Backhaul ONTs

FAST TUTORIALS FOR TIME-CHALLENGED TECHNICIANS

MIGRATING PUBLIC SAFETY NETWORKS TO IP/MPLS

AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor.

IP/MPLS. Marios Parperis - Alcatel-Lucent Energy Systems Integration Division. October Alcatel-Lucent 2010 All Rights Reserved

Voice Modules for the CTP Series

PCI Express* Ethernet Networking

2010 Engage Communication Engage Doc. ProdApp. Rev. E

10 Gigabit Ethernet WAN PHY

Transcription:

COMMUNICATIONS Data Sheets Application Notes DESIGN GUIDE Free Samples ION T I D 7th E Bridging Two Worlds IC Solutions Optimize Transportation of Data Between Network Infrastructures TDM H R-PD E V O N E T- - PA C K E T R E ETH -OVER TDM PACKET See Inside for More About Ethernet-over-PDH EoPDH TDM-over-Packet TDMoP SONET/SDH Clock Sync T1/E1 and T3/E3 LIUs, LIU plus Framer ATCA and JTAG Design Kits/Reference Designs The Maxim logo is a registered trademark of Maxim Integrated Products, Inc. 2007 Maxim Integrated Products, Inc. All rights reserved. Clock Sync T1/E1 T3/E3 ATCA JTAG DKs

Industry s Only Complete Ethernet-over-PDH Solution EoPDH Covers Entire ITU Standardized Range The DS33X162* family provides the ideal solution for Carrier Ethernet applications by enabling Ethernet-over- PDH (EoPDH) designs ranging from 64kbps to 416Mbps. One PCB footprint covers designs ranging from 4 to 16 PDH interfaces, and one software architecture supports from 1 to 16 PDH interfaces. No other solution covers the complete range of ITU-T standardized EoPDH mapping possibilities like the DS33X162 family of products. 8 SUPPORTS UP TO 8 DS3s AS WELL AS 16 T1s/E1s NO. OF DS3s 7 6 5 4 3 ONLY COMPLETE SOLUTION FOR DELIVERY OF CARRIER ETHERNET SERVICES OVER PDH 2 1 COMPETITION DS33X162* Beats the Competition Up to 416Mbps Symmetrical Throughput 3x the Competition ITU-T Standardized EoPDH Mapping Through GFP/VCAT/LCAS Hardware Extraction and Insertion for ITU-T Y.1731 OAM and Other Layer-2+ Protocols VLAN Tagging and Forwarding Easy to Use Single Footprint for 4 to 16 PDH Interfaces Seamless Interface to T1/E1 and DS3 SCTs Requires Only a Low-Cost Microcontroller and SDRAM No Data-Path Code Development Required Part TDM Ports Ethernet Ports Voice Ports Package (mm x mm) DS33X162+* 16 0 DS33X82+* 8 2 0 DS33X42+* 4 0 DS33X161+* 16 0 DS33X81+* 8 0 256-CSBGA (17 x 17) DS33W41+* 4 1 1 DS33X41+* 4 0 DS33W11+* 1 1 DS33X11+ * 1 0 144-CSBGA (10 x 10) www.maxim-ic.com/eopdh 2

First TDM-over-Packet Converters to Integrate Framers and LIUs Save 40% Cost and Eliminate High-Powered Processor TDMoP The DS34T10x/DS34S10x families are the first devices to transport E1/T1/J1/E3/DS3/STS-1 links or serial HDLC links through a switched-ip or MPLS packet network, while integrating up to eight ports of E1/T1/J1 framers with LIUs. This unprecedented level of integration simplifies design, saves board space, and provides up to 40% lower cost versus competing multichip solutions. Features that Beat the Competition On-Chip Hardware Resources Manage TDM Traffic and Clock Recovery, Even with a Low-Cost CPU Host Processor Not in Data Path Independent Clock Recovery Engines Provide Recovered Clock and Frame Sync Outputs for Each TDM Port More Pseudowire Modes than Competition: CESoPSN, SAToP, HDLC, TDMoIP Support 1+1 and 1+n Redundancy Schemes COST-EFFECTIVE DELIVERY OF LEGACY VOICE AND DATA SERVICES OVER NEXT-GENERATION NETWORKS OCTAL T1/E1/J1 TRANSCEIVER FRAMERS BERT AND CAS LIUs (NOT ON DS34S108) TDM ACCESS CPU BUS DS34T108* CIRCUIT EMULATION ENGINE CLAD (PLL) CLOCK INPUTS 10/100 ETHERNET MAC BUFFER MANAGER SDRAM INTERFACE xmii SUPERIOR ADAPTIVE CLOCK-RECOVERY PERFORMANCE For Additional Product Information and Performance Characteristics, Go to: www.maxim-ic.com/tdmop Part DS34T108GN* Ethernet Ports T1/E1/J1s or Serial TDMs 8 T1/E1/J1 Temperature Range ( C) Package (mm x mm) 484-HSBGA (23 x 23) Price ($) 84.00 DS34T104GN* 4 T1/E1/J1 58.00 DS34T102GN* 2 T1/E1/J1 484-TEBGA 48.00 DS34T101GN* 1 1 T1/E1/J1-40 to +85 (23 x 23) 38.00 DS34S108GN* 8 TDM 64.00 DS34S104GN* 4 TDM 44.00 256-CSBGA DS34S102GN* 2 TDM 36.00 (17 x17) DS34S101GN* 1 TDM 30.00 5,000-up recommended resale. Prices provided are for design guidance and are FOB USA. International prices will differ due to local duties, taxes, and exchange rates. Not all packages are offered in 1k increments, and some may require minimum order quantities. 3

Only Stratum 3/3E-Compliant Timing-Card IC That Integrates DS1/E1/2048kHz Transceivers Clock Sync Ideal Choice for Flexible Synchronization and Timing-Card Applications A typical SONET/SDH timing-card solution has multiple discrete analog and digital components, including PLLs, ASICs, FPGAs, microprocessors, and DS1/E1 transceivers. These solutions tend to be very expensive and require extensive DSP and PLL design knowledge. The DS3100 integrates all timing-card functions into a single-chip solution. The DS3101 is available without the BITS/SSU transceivers. TRADITIONAL TIMING-CARD SOLUTION (TYPICALLY 3in x 5in) COMPLETE TIMING CARD ON A SINGLE 17mm x 17mm IC* DS1/E1 TRANSMIT DS1/E1 TRANSMIT OCXO AUX APLLs INPUT MONITORS DPLL DPLL APLL APLL TIMING FROM LINE CARDS TIMING FROM BITS/SSU (DS1, E1, CC) 14 2 DS3100 SONET/SDH TIMING-CARD IC 2 11 TIMING TO BITS/SSU (DS1, E1, CC) TIMING TO LINE CARDS DS1/E1 RECEIVE DS1/E1 RECEIVE CONTROLLER CONTROL STATUS LOCAL TCXO OR OCXO Fourteen Input Clocks CMOS/TTL and Differential LVDS/PECL Inputs Support Rates Up to 155.52MHz Two 64kHz Composite Clock Receivers Support 2kHz, 4kHz, and Any Multiple of 8kHz Up to 155.52MHz Eleven Output Clocks CMOS/TTL and Differential LVDS Outputs Support Rates Up to 311.04MHz Composite Clock and Sync Pulse Outputs Support 2kHz, 8kHz, n x DS1, n x E1, n x 19.44MHz, DS3, E3, and 125MHz General Features Stratum 3E Holdover Accuracy Hitless Reference Switching on Loss of Input Phase Buildout and Transient Absorption 125.0MHz Support for Timing Over GbE Two BITS/SSU Transceivers (DS3100) DS1, E1, 2048kHz, and 6312kHz Timing Signals Insert and Extract SSM Messages (DS1, E1) www.maxim-ic.com/ds3100 Part Package Price ($) DS3100 256-CSBGA 60.94 DS3101 256-CSBGA 49.40 *Requires a local TCXO or OCXO. 10k-up recommended resale. Prices provided are for design guidance and are FOB USA. International prices will differ due to local duties, taxes, and exchange rates. Not all packages are offered in 1k increments, and some may require minimum order quantities. 4

First Line-Card Timing IC to Enable 1G and 10G Synchronous Ethernet Clock Sync Complete Single-IC Solution for Traditional and Next-Generation Line Cards The DS3104-SE is a low-cost, feature-rich, line-card IC that supports all traditional SONET/SDH clocks and includes additional clock rates that enable Synchronous Ethernet architectures. Gigabit Ethernet (GbE), 10-Gigabit Ethernet (10GbE), and Fast Ethernet xmii clock rates are all supported, allowing clock synchronization at the physical layer per ITU-T Recommendation G.8261. The DS3104-SE operates over the -40 C to +85 C extended temperature range and is packaged in an 81-pin CSBGA (also available in a lead-free CSBGA). Pricing starts at $27.30. Key Features Hitless Reference Switching: Automatic or Manual Holdover on Loss of All Inputs Programmable 1Hz to 400Hz PLL Bandwidth Frequency Conversion Between SONET/SDH Rates and Ethernet MII/GMII/xGMII Rates Supports More Industry-Standard Clock Rates than Any Other Single IC Ethernet xmii SONET/SDH PDH Multiple Frame Syncs Base Stations Cable Routers Wireless, GPS, and More COMPLETELY INDEPENDENT DPLLs SYSTEM CLOCKS LINE CLOCKS DPLL1 PRODUCES ALL OF THESE LINE-CARD TRANSMIT CLOCKS A B A B DPLL1 DPLL2 GbE 10GbE SDH PDH OTHER GbE 10GbE SDH PDH OTHER DPLL2 CONVERTS LINE-CARD RECEIVE CLOCKS TO SYSTEM CLOCKS Feature DS3104-SE Competitor A Competitor B Clock Inputs 8 8 3 Differential Clock Inputs 4 2 Clock Outputs 14 6 2 Differential Clock Outputs 4 1 Two Independent DPLLs Yes Yes Locks to 25MHz MII Clock Yes Yes Yes Synthesizes 25MHz MII Clock Yes Yes Locks to 125MHz GMII Clock Yes Yes Synthesizes 125MHz GMII Clock Yes Locks to/synthesizes 156.25MHz xgmii Clock Yes Synthesizes SONET/SDH, MII, GMII, and xgmii Rates at the Same Time Yes Custom Frequency Synthesis (Hz) n x 2k to 77.76M, n x 8k to 388.79M n x 8k to 100M For More Information About Our Clock Synchronization Products, Go to: www.maxim-ic.com/clock-sync 10k-up recommended resale. Prices provided are for design guidance and are FOB USA. International prices will differ due to local duties, taxes, and exchange rates. Not all packages are offered in 1k increments, and some may require minimum order quantities. 5

Industry s First 16-Port T1/E1/J1 LIUs With or Without Integrated Framers T1/E1 Offer the Highest Integration to Save Space and Cost Industry-Leading Features Relayless Redundancy Support with Tx- and Rx-Side Internal Resistors for Line-Impedance Matching Software-Selectable Tx and Rx Termination for 100Ω (T1) or 75Ω/120Ω (E1) Hitless Protection Switching Support Flexible Transmit Waveform Generation Bidirectional Bit-Error-Rate Tester (BERT) 16-CHANNEL LIU REPLACES COMPETITION'S 8-CHANNEL SOLUTION TO SAVE SPACE AND COST BOARD SPACE 100% 75% 50% 30% 25% 0% 0% COMPETITOR'S OCTAL LIU (x2) DS26324 25% 50% 75% 100% COST SAVES 70% SPACE AND 25% COST Integrated Framer Devices Include HDLC Controller in Tx and Rx Paths with Access to FDL, Sa, or a Single DS0 Channel High Impedance in Power-Up and Power-Down Modes Software Compatibility Between Port Densities: 4, 8, or 16 Serial Peripheral Interface Available HIGH-IMPEDANCE Tx AND Rx T1/E1/J1 NETWORK SUPPORTS 1:1 AND 1+1 PROTECTION SWITCHING DS26514* DS26518 DS26519 T1/E1/J1 TRANSCEIVER HITLESS PROTECTION SWITCHING USING IDENTICAL PRIMARY AND BACKUP LINE CARDS BACKPLANE (TDM) NO EXTERNAL TERMINATION REQUIRED Part Ports Integrated Framer Short Haul Long Haul Package DS26334G 16 256-CSBGA DS26324G 16 256-CSBGA DS26303L-075/-120 8 144-LQFP DS21448L 4 144-TEBGAQ/128-LQFP DS2148T 1 44-TQFP/49-CSBGA DS26519G 16 484-HSBGA DS26518G 8 256-CSBGA DS26514G* 4 256-CSBGA www.maxim-ic.com/tecarrier 6

Tiny Multiport T3/E3 LIUs Offer Industry-Leading Features Less than 140mW per Port in a Small, 23mm x 23mm TEBGA, or Less than 170mW per Port in a Small, 13mm x 13mm CSBGA T3/E3 CONSUME UP TO 71% LESS POWER THAN THE COMPETITION GENERATE ALL LIU CLOCKS FROM A SINGLE-INPUT CLOCK UP TO 57% SMALLER THAN THE COMPETITION JTAG CLOCK ADAPTER (FREQ CONVERTER) DS325xx PARALLEL AND SPI TM BUS INTERFACES PORT n (1 OF 12) FROM Rx LINE PRE-AMP DRIVER MONITOR AGC, EQUALIZER, AND CDR ALB JA LLB B3ZS/ HDB3 DECODER PATTERN DETECTOR PATTERN GENERATOR DLB TO Rx FRAMER TO Tx LINE LINE DRIVER WAVE SHAPING B3ZS/ HDB3 ENCODER AIS GENERATOR FROM Tx FORMATTER SOFTWARE-ADJUSTABLE TRANSMIT WAVEFORM (PER PORT) Industry-Leading LIU Features Adaptive Clock and Data Recovery for 0 to 1500ft (457m) of Cable Built-In Jitter Attenuators (Tx or Rx, 16-/32-/64-/128-Bit Depth) 8-/16-Bit Parallel, SPI, or Hardware- Mode Control Interface Simplify Board Design Internal Software-Selectable Termination Resistors High-Impedance Tx and Rx Enable Hot-Swappable 1:1 and 1+1 Redundancy Without Relays Accept Common System Clocks (e.g., 19.44MHz); No Local Oscillators Required Part Ports Power (mw) DS32504* 4 559 DS32503* 3 429 DS32502* 2 299 DS32501* 1 169 Package (mm x mm) 144-CSBGA (13 x 13) Part Ports Power (mw) DS32512 12 1680 DS32508 8 1095 DS32506 6 785 Package (mm x mm) 484-TEBGA (23 x 23) SPI is a trademark of Motorola, Inc. 7

Development Kits Provide Fast Part Evaluation and Verification DKs Two types of development kits reduce development time. Depending on the part supported, they allow low-cost prototyping, full register access, rapid firmware development, predefined initialization files, and multiple interface connections. Motherboard/Daughter Card Development Kits (T1/E1/J1/T3/E3) DK2000 Motorola 8260-Based Motherboard Design Kit Communication Processor, Four Daughter Card Slots DK101 Motorola 2107-Based Motherboard Design Kit Low Cost with Hardware Prototyping Area Windows GUI Interface Daughter Cards DS21352, DS21354 DS2155, DS2156, DS21455, DS21458 DS3112/DS3150 DS2148/DS21348, DS21Q348/DS21448 DS3144/DS3154 DS26401, DS26518, DS26519, DS26521, DS26522, DS26524, DS26528 MB/DC Development Kits Stand-Alone Development Kits (T1, E1, J1, T3, and E3) On-Board 8051 or Moto 2107 Processor Intuitive, User-Friendly Design/Layout Windows GUI Interface DS2174, DS21Q50, DS21Q58, DS21Q59 DS26303, DS26324, DS26334, DS3100 DS26502, DS26503, DS26504, DS2149 DS26518, DS26519, DS26522, DS26521 DS3104 DS3150, DS3154, DS3254, DS3153, DS3253 DS3164, DS3174, DS3184 DS32504*, DS32506, DS32508, DS32512 DS33Z11, DS33Z41, DS33Z44, DS33R11, DS33R41 DS34S104*, DS34S108*, DS34T104*, DS34T108* DS33W41*, DS33X11*, DS33X162* Stand-Alone Development Kits For Development Kit Availability, Visit: www.maxim-ic.com/telecom Motorola is a registered trademark of Motorola, Inc. Windows is a registered trademark of Microsoft Corp. 8

Communications Products Supply Voltage Package Device Part Protocol Ports (V) (mm x mm) Driver Features Applications T1/E1/J1 SINGLE-CHIP TRANSCEIVERS (LIU + FRAMER) DS26514*/18/19 T1/E1/J1 4/8/16 1.8/3.3 484-HSBGA, Yes 4/8/16 independent transceivers, long-/short-haul LIU, internal line termination, Tx and Rx HDLC CSU/DSU, router, mux, PBX, access 256-CSBGA controller paths with FDL access, muxed TDM bus, EV kit DS26524/8 T1/E1/J1 4/8 3.3 256-TEBGA Yes 4/8 independent transceivers, long-/short-haul LIU, transmit synchronizer HDLC, signaling, elastic stores, CSU/DSU, router, mux, PBX, access (17 x 17) jitter attenuator, framer, muxed TDM bus, EV kit DS21455 T1/E1/J1 4 3.3 256-BGA Yes 4 independent transceivers, long-/short-haul LIU, 2 HDLCs per port, signaling, elastic stores, CSU/DSU, router, mux, PBX, access (27 x 27) jitter attenuator, framer, muxed TDM bus, BERT, EV kit; replaces DS21Q55 DS21458 T1/E1/J1 4 3.3 256-CSBGA Yes 4 independent transceivers, long-/short-haul LIU, 2 HDLCs per port, signaling, elastic stores, CSU/DSU, router, mux, PBX, access (17 x 17) jitter attenuator, full Layer-1 framer function, muxed TDM bus, BERT, EV kit DS26502 T1/E1/J1 1 3.3 64-LQFP Yes Building-integrated timing-supply (BITS) clock-recovery element; supports T1, E1, 2048kHz, 64kHz BITS timing, rate conversion composite clock and 6312kHz timing interfaces; synchronization status message (SSM), EV kit DS26503 T1/E1/J1 1 3.3 64-LQFP Yes BITS clock-recovery element; supports T1, E1, 2048kHz, and 6312kHz synchronization timing BITS timing, rate conversion interfaces, SSM, EV kit DS26504 T1/E1/J1 1 3.3 64-LQFP Yes BITS clock-recovery element; supports T1, E1, and 6312kHz synchronization timing interfaces BITS timing, rate conversion (options A and B); GR378, SSM DS26521 T1/E1/J1 1 3.3 64-LQFP Yes 1 independent transceiver, long-/short-haul LIU, transmit synchronizer HDLC, signaling, elastic stores, CSU/DSU, router, mux, PBX, access (10 x 10) jitter attenuator, framer, muxed TDM bus, EV kit DS26522 T1/E1/J1 2 3.3 144-CSBGA Yes 2 independent transceivers, long-/short-haul LIU, transmit synchronizer HDLC, signaling, elastic stores, CSU/DSU, router, mux, PBX, access (13 x 13) jitter attenuator, framer, muxed TDM bus, EV kit T1/E1/J1 FRAMERS DS21Q42 T1/J1 4 3.3 128-TQFP 4 independent T1 framers, HDLC controllers ADMs, routers, converters DS21FT42 T1/J1 12 3.3 300-BGA 12 independent T1 framers, HDLC controllers ADMs, routers, converters DS21FF42 T1/J1 16 3.3 300-BGA 16 independent T1 framers, HDLC controllers ADMs, routers, converters DS21Q44 E1 1 3.3 128-TQFP 4 independent E1 framers, HDLC controllers ADMs, routers, converters DS21FT44 E1 12 3.3 300-BGA 12 independent E1 framers, HDLC controllers ADMs, routers, converters DS21FF44 E1 16 3.3 300-BGA 16 independent E1 framers, HDLC controllers ADMs, routers, converters DS26401 T1/E1/J1 8 3.3 256-CSBGA 8 independent T1/E1/J1 framers, HDLC controllers, transmit synchronizers, clock synchronizers, ADMs, routers, converters synthesizer, BERT, performance monitors, EV kit T1/E1/J1 LINE INTERFACE UNITS DS2148 T1/E1/J1 1 5 44-TQFP, Yes Single-port, long-/short-haul LIU, 128-bit crystal-less jitter attenuator, loopbacks, PRBS pattern T1 or E1 line cards 49-CSBGA generator/detector DS26303 T1/E1/J1 8 3.3 144-TQFP, Yes Octal, short-haul LIU, internal software-selectable transmit-/receive-side line termination, hitless T1 or E1 line cards 160-CSBGA protection switching support, 128-bit crystal-less jitter attenuator, built-in BERT and CLAD DS26324 T1/E1/J1 16 3.3 256-TEBGA Yes 16-port, short-haul LIU, internal software-selectable transmit-/receive-side line termination, hitless T1 or E1 line cards protection switching support, 128-bit crystal-less jitter attenuator, built-in BERT and CLAD DS26334 T1/E1/J1 16 3.3 256-TEBGA Yes 16-port, long-/short-haul LIU, internal software-selectable transmit-/receive-side line termination, T1 or E1 line cards hitless protection switching support, 128-bit crystal-less jitter attenuator, built-in BERT and CLAD DS21348 T1/E1/J1 1 3.3 44-TQFP, Yes Single-port, long-/short-haul LIU, 128-bit crystal-less jitter attenuator, loopbacks, PRBS pattern T1 or E1 line cards 49-CSBG generator/detector DS21448 T1/E1/J1 4 3.3 144-BGA, Yes Quad-port, long-/short-haul LIU, 128-bit crystal-less jitter attenuator, loopbacks, PRBS pattern T1 or E1 line cards 128-LQFP generator/detector DS21349 T1/J1 1 3.3 28-PLCC Single-port, long-/short-haul LIU, 128-bit crystal-less jitter attenuator Low-cost T1 line cards DS2149 T1/J1 1 5 28-PLCC Single-port, long-/short-haul LIU, 128-bit crystal-less jitter attenuator Low-cost T1 line cards ATM PRODUCTS DS26556 ATM over 4 3.3 256-BGA Yes 4 T1/E1/J1 ports, long-/short-haul LIU, full Layer-1 framer function, 1 HDLC per port, signaling, ADMs, inverse mux ATM (IMA), switches, T1/E1/J1 elastic stores, jitter attenuator, TDM or UTOPIA 2/3 or POS-PHY TM 2/3, SPI-3 bus interface routers, T1/E1/J1 line cards DS2156 ATM over 1 3.3 100-LQFP Yes T1/E1/J1 single-channel, long-/short-haul LIU, full Layer-1 framer function, 2 HDLCs, signaling, ADMs, IMA, switches, routers, T1/E1/J1 T1/E1/J1 elastic stores, jitter attenuator, TDM or UTOPIA II bus interface line cards DS26102 ATM over 16 3.3 256-CSBGA 16 serial TDM ports, UTOPIA II ATM interface, cell buffering, HEC generation and DSLAM, ATM over T1/E1, routers, IMA T1/E1 verification, cell filtering; 8-port DS26101 also available HDLC CONTROLLERS DS31256 256-channel 16 1.8/3.3 256-BGA 264Mbps full-duplex throughput, 256 HDLC channels, 16 full-duplex ports, 4 ports WAN routers, frame relay, line cards, (27 x 27) operable to 52Mbps, others to 20Mbps, 66MHz 32-bit PCI bus, local bus, BERT, 16kB FIFOs SONET/SDH overhead termination, HSSI POS-PHY is a trademark of PMC-Sierra, Inc.

Communications Products (continued) Supply Voltage Package Device Part Protocol Ports (V) (mm x mm) Driver Features Applications T3/E3 PRODUCTS DS3112 Multiplexer-framer 1 3.3 256-BGA Yes M13/E13/G.747 mux or unchannelized DS3/E3 framer, M23 or C-bit parity DS3, M13 and E13 muxes; T3 and E3 line cards for G.751 E3, HDLC with 256-byte FIFOs, EV kit access concentrators, cross-connects, switches DS3141/2/3/4 T3/E3 framers 1/2/3/4 3.3 144-CSBGA Yes 1/2/3/4 independent T3 framers, HDLC controllers, EV kit T3 and E3 line cards DS3146/8/12 T3/E3 framers 6/8/12 3.3 349-PBGA Yes 6/8/12 independent T3 framers, HDLC controllers T3 and E3 line cards DS3150 T3/E3/STS-1 LIU, 1 3.3 48-TQFP, Single-channel LIU, integrated jitter attenuator, hardware interface, drop-in replacement T3, E3, and STS-1 line cards single port 28-PLCC for TDK78P2241/B, pin compatible with TDK78P7200/L, EV kit DS3151/2/3/4 T3/E3/STS-1 LIUs 1/2/3/4 3.3 144-CSBGA Yes Multichannel LIUs, integrated jitter attenuators, CPU bus or hardware mode, EV kit T3, E3, and STS-1 line cards DS3161/2/3/4 T3/E3 ATM/packet 1/2/3/4 3.3 400-TE-PBGA Yes Fully integrated DS3/E3 PHY; maps ATM cells and/or HDLC packets into DS3/E3 data Access concentrators, multiservice provisioning PHYs (27 x 27) streams; UTOPIA 2/3, POS-PHY 2/3, subrate DS3 supported, EV kit platforms, ATM/frame relay equipment, switches DS3170 Single-port T3/E3 1 3.3 100-CSBGA Yes Fully integrated single framer and LIU on a single die T3 and E3 line cards for access concentrators, SCT (11 x 11) cross-connects, switches, routers DS3171/2/3/4 T3/E3 SCTs 1/2/3/4 3.3 400-TE-PBGA Yes Fully integrated multiport framers and LIUs on a single die, EV kit T3 and E3 line cards DS3181/2/3/4 T3/E3 ATM/packet 1/2/3/4 3.3 400-TE-PBGA Yes Fully integrated DS3/E3 PHY plus LIU; maps ATM cells and/or HDLC packets into DS3/E3 Access concentrators, multiservice provisioning PHYs with built-in LIUs data streams platforms, ATM/frame relay equipment, switches DS3251/2/3/4 T3/E3/STS-1 LIUs 1/2/3/4 3.3 144-CSBGA Yes Multiport LIUs, jitter attenuators with provisionable buffer depth, parallel/spi/hardware T3, E3, and STS-1 line cards modes, built-in CLAD, EV kit DS32501*-4*/ T3/E3 LIUs 1/2/3/4/ 1.8 144-CSBGA, Yes Multiport LIUs, software-adjustable transmit waveform, internal software-selectable T3, E3, and STS-1 line cards 6/8/12 6/8/12 484-TEBGA termination resistors, high-impedance Tx and Rx ETHERNET TRANSPORT MAPPERS DS33R11 Ethernet over T1/E1 1 1.8/3.3 256-BGA Yes Ethernet over 1 T1/E1 HDLC with integrated T1/E1 transceiver WAN bridges, LAN extension DS33R41 Ethernet IMUX 4/1 1.8/3.3 400-BGA Yes Proprietary, inverse multiplexing of 4 T1/E1 with integrated transceivers WAN bridges, LAN extension DS33X41*/42*/81*/ EoPDH 4/8/16 1.8/2.5/3.3 256-CSBGA Yes EoPDH through ITU-T standards (GFP/HDLC) with VCAT/LCAS link Carrier Ethernet demarcation, WAN routers, 82*/161*/162* with link aggregation (17 x 17) aggregation up to 16 PDH links (416Mbps); 1 GbE or 2 10/100; QoS, OAM Ethernet access equipment, microwave radio DS33X11* EoPDH 1 1.8/2.5/3.3 144-CSBGA Yes EoPDH through ITU-T standards (GFP/HDLC); 1 10/100/GbE; VLAN, QoS, and OAM Carrier Ethernet demarcation, WAN routers, (10 x 10) support, Ethernet bridging and filtering at 10/100Mbps Ethernet access equipment, LAN extension DS33W41*/11* EoPDH 1/4 1.8/2.5/3.3 256-CSBGA Yes EoPDH (GFP/HDLC), with integrated voice support Integrated access devices (IADs) DS33Z11/41/44 Ethernet over TDM 1/4/4 1.8/3.3 100-/169-/ Yes Up to 4 ports of Ethernet-over-TDM (HDLC); 1 to 4 TDM ports up to 52Mbps; xdsl modems, Ethernet access, LAN extension, (HDLC, X.86) 256-CSBGA performs proprietary inverse multiplexing of 4 T1/E1 links (DS33Z41) DSLAMs, WAN bridges TDM-OVER-PACKET DS34T101*/2*/4*/8* TDMoP 1/2/4/8 1.8/3.3 484-TEBGA/HSBGA Yes Pseudowire circuit emulation of E1/T1/E3/T3/STS-1 over Ethernet/IP/MPLS networks; TDM-over-PON, leased-line services over PSN, independent clock recovery engine per port, integrated framers and LIUs; EV kit cellular backhaul, TDM-over-cable DS34S101*/2*/4*/8* TDMoP 1/2/4/8 1.8/3.3 256-CSBGA, Yes Pseudowire circuit emulation of E1/T1/E3/T3/STS-1 over Ethernet/IP/MPLS networks; TDM-over-PON, leased-line services over PSN, 484-TEBGA independent, clock-recovery engine per port; CESoPSN, SAToP, HDLC, TDMoIP; EV kit cellular backhaul, TDM-over-cable BIT-ERROR-RATE TESTERS DS2172 52MHz 1 5 32-TQFP 32-bit repetitive pattern memory, polynomial generator/detector for polynomials up to 2 32-1 DS2174 622Mbps 1 3.3 44-PLCC 512-bit repetitive pattern memory, polynomial generator/detector for polynomials up to 2 32-1, 48-bit count and bit-error count registers, serial, 4-/8-bit parallel interfaces Provides diagnostics at each network node DS21372 20MHz 1 3.3 32-TQFP 32-bit repetitive pattern memory, polynomial generator/detector for polynomials up to 2 32-1 CLOCK SYNCHRONIZATION DS3100/1 SONET/SDH Stratum 14/11 1.8/3.3 256-CSBGA Yes Timing-card IC; CMOS, TTL, LVDS, and LVPECL support; phase buildout, hitless SONET/SDH, ADMs, MSPPs, digital cross- 3/3E, 4, 4E, SMC, protection switching, programmable PLL bandwidth; integrated DS1/E1/2048kHz connects, DSLAMs, routers SEC, PDH, T1, E1 BITS/SSU transceivers (DS3100) DS3104 SONET/SDH, PDH, 8/7 1.8/3.3 81-CSBGA Yes Line-card IC; CMOS, TTL, LVDS and LVPECL support; Ethernet xmii, frequency SONET/SDH, ADMs, MSPPs, digital crosssync Ethernet, T1, E1 conversion between SONET/SDH and Ethernet MII, GMII, XGMII rates connects, DSLAMs, routers ATCA AND JTAG DS26900* JTAG, ATCA 18 3.3 144-LQFP 3 arbitrated master ports, autodetection of port presence, two 32-bit scratch pad Any JTAG application registers, 4 GPIOs, operation up to 50MHz DS3111* ATCA, MLVDS 8/8/8 3.3 100-LQFP 8 transceivers, 8 receivers, 8 transmitters, MLVDS/LVDS/CMOS support, 16 x 16 low- ATCA, MicroTCA, any platform requiring jitter crosspoint switch, ATCA hot-swap compatible, high-z on power-up MLVDS clock distribution DS3205* I 2 C, I 2 C fast mode, 1/1 3.3 14-DFN PICMG 3.0 compliant, bus corruption prevention during hot swap, increases fanout, ATCA, I 2 C, IPMI, SMBus SMBus, IPMI, ATCA delays bus connection until bus idle, high-z during power down, stuck bus recovery