16(+1) Channel High Density T1/E1/J1 Line Interface Unit IDT82P2816



Similar documents
OCTAL CHANNEL T1/E1/J1 SHORT HAUL LINE INTERFACE UNIT IDT82V2048E

SINGLE CHANNEL T1/E1/J1 LONG HAUL/ SHORT HAUL LINE INTERFACE UNIT

SINGLE CHANNEL T1/E1/J1 SHORT HAUL LINE INTER- FACE UNIT

DS26303 OCTAL 3.3V T1/E1/J1 SHORT HAUL LIU PRODUCT BRIEF

DUAL CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTER- FACE UNIT

QUAD CHANNEL T1/E1/J1 LONG HAUL/ SHORT HAUL LINE INTERFACE UNIT IDT82V2084

Octal T1/E1/J1 Long Haul / Short Haul Transceiver IDT82P2288

Octal T1/E1/J1 Line Interface Unit

Application Note. Line Card Redundancy Design With the XRT83SL38 T1/E1 SH/LH LIU ICs

1+1 PROTECTION WITHOUT RELAYS USING IDT82V2044/48/48L & IDT82V2054/58/58L HITLESS PROTECTION SWITCHING

OCTAL E1 SHORT HAUL LINE INTERFACE UNIT

DS2186. Transmit Line Interface FEATURES PIN ASSIGNMENT

DS21348/DS21Q V E1/T1/J1 Line Interface

MT9074 T1/E1/J1 Single Chip Transceiver

T1/E1 Universal Line Interface

AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor.

ZL30136 GbE and Telecom Rate Network Interface Synchronizer

T1/E1 Line Interface

Chapter 4 T1 Interface Card

MT9076B T1/E1/J1 3.3 V Single Chip Transceiver

DS2155 T1/E1/J1 Single-Chip Transceiver

DS2149DK/DS21349DK T1/J1 Line Interface Unit Design Kit

TAN-030 Application Note Performance Characteristics of the XRT7300 Device for DS3 Applications Rev. 1.00

Freescale Semiconductor, Inc. Product Brief Integrated Portable System Processor DragonBall ΤΜ

F2400 FOM II Series Fiber Optic Modem Technical Manual

Using Altera MAX Series as Microcontroller I/O Expanders

Simplifying System Design Using the CS4350 PLL DAC

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

DS2187 Receive Line Interface

EM316T1E1-XY. Features

XR-T5683A PCM Line Interface Chip

Appendix D T1 Overview

FOMi-E3, FOMi-T3 E3, T3, and HSSI Manageable Fiber Optic Modems

Flexible Active Shutter Control Interface using the MC1323x

Manchester Encoder-Decoder for Xilinx CPLDs

Optimux-45, Optimux-45L Multiplexers for 21E1/28T1 over Fiber or T3

155Mbps DFB SFP Optical Transceiver, 120km Reach

QuadLIU Quad Line Interface Unit for E1 T1 J1 PEB Version 1.1

Megaplex-2100/2104 Modules ML-1/2E1/T1, MLF-1/2E1/T1

24-Port Channelized E1/T1 Line Card Overview

CH7101A. CH7101A HDMI to VGA Converter GENERAL DESCRIPTION

MAX II ISP Update with I/O Control & Register Data Retention

DS Port T1/E1/J1 Transceiver

Loop-IP6700 TDMoEthernet

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

SOLUTIONS FOR AN EVOLVING WORLD. T1/E1 and C Fiber Service Units

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

Loop-IP6700 TDMoEthernet

TDMoEthernet. Description

1000BASE-T and 10/100/1000BASE-T Copper SFP Transceiver

PLL frequency synthesizer

Programming Audio Applications in the i.mx21 MC9328MX21

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

IDT6116SA IDT6116LA. CMOS Static RAM 16K (2K x 8-Bit)

SFP+ DWDM Dual LC 10G SMF 40km Transceiver. Features. Applications APPLIED OPTOELECTRONICS, INC. A7ELXDxxEDMA0609

T1/E1/OC3 WAN PLL WITH DUAL

MICROPROCESSOR. Exclusive for IACE Students iacehyd.blogspot.in Ph: /422 Page 1

LONGLINE 10Gbps 10km SFP+ Optical Transceiver

DS26502 T1/E1/J1/64KCC BITS Element

Develop a Dallas 1-Wire Master Using the Z8F1680 Series of MCUs

The following is a summary of the key features of the ARM Injector:

Non-Contact Test Access for Surface Mount Technology IEEE

Optimux-1551 Fiber Multiplexer for 63E1/84T1 over STM-1/OC-3

Product Specification. RoHS-6 Compliant 10Gb/s 850nm Multimode Datacom XFP Optical Transceiver FTLX8512D3BCL

Driving SERDES Devices with the ispclock5400d Differential Clock Buffer

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2272 Remote Control Decoder

Using the HT46R46 I/O Ports to Implement Half-Duplex SPI Communication

DigiPoints Volume 1. Student Workbook. Module 4 Bandwidth Management

10Gb/s SFP+ LRM 1310nm FP with PIN Receiver 220meters transmission distance

TECHNICAL TBR 14 BASIS for April 1994 REGULATION

LONGLINE 2km XFP Optical Transceiver

10Gbps XFP Bi-Directional Transceiver, 10km Reach 1270/1330nm TX / 1330/1270 nm RX

A Gigabit Transceiver for Data Transmission in Future HEP Experiments and An overview of optoelectronics in HEP

PS323. Precision, Single-Supply SPST Analog Switch. Features. Description. Block Diagram, Pin Configuration, and Truth Table. Applications PS323 PS323

76-77 GHz RF Transmitter Front-end for W-band Radar Applications

DM54161 DM74161 DM74163 Synchronous 4-Bit Counters

USB 3.0 CDR Model White Paper Revision 0.5

CD4511BM CD4511BC BCD-to-7 Segment Latch Decoder Driver

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

ISSCC 2003 / SESSION 4 / CLOCK RECOVERY AND BACKPLANE TRANSCEIVERS / PAPER 4.7

Methode Electronics. DM-338-GG-XXXX Up to 120 Gbps CXP Passive Cable Assembly.

SPREAD SPECTRUM CLOCK GENERATOR. Features

HT1632C 32 8 &24 16 LED Driver

DS26503 T1/E1/J1 BITS Element

Single Phase Two-Channel Interleaved PFC Operating in CrM

How To Connect A 10Gbps Sfp+ Bi-Directional Transceiver To A Single Mode Fiber With A Single Power Cell (Sfp+) To A Power Cell With A Power Source (Sf) (Sfl) (

Command Processor for MPSSE and MCU Host Bus Emulation Modes

Fiber Optic Communications Educational Toolkit

54191 DM54191 DM74191 Synchronous Up Down 4-Bit Binary Counter with Mode Control

Duobinary Modulation For Optical Systems

Transmission of High-Speed Serial Signals Over Common Cable Media

8.5Gb/s SFP+ Fibre Channel Optical Transceiver

DS21354/DS V/5V E1 Single-Chip Transceivers

Low-Jitter I 2 C/SPI Programmable Dual CMOS Oscillator

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Transcription:

(+1) Channel High Density T1/E1/J1 Line Interface Unit IDT82P28 Version - June 28, 2005 2975 Stender Way, Santa Clara, California 95054 Telephone: (800) 345-70 TWX: 9-338-2070 FAX: (408) 492-8674 Printed in U.S.A. 2005 Integrated Device Technology, Inc.

DISCLAIMER Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other rights, of Integrated Device Technology, Inc. LIFE SUPPORT POLICY Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the manufacturer and an officer of IDT. 1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

(+1) Channel High Density T1/E1/J1 Line Interface Unit IDT82P28 FEATURES! Integrates +1 channels T1/E1/J1 short haul line interface units for 0 Ω T1, 0 Ω E1, 0 Ω J1 twisted pair cable and 75 Ω E1 coaxial cable applications! Per-channel configurable Line Interface options Supports various line interface options Differential and Single Ended line interfaces true Single Ended termination on primary and secondary side of transformer for E1 75 Ω coaxial cable applications transformer-less for Differential interfaces Fully integrated and software selectable receive and transmit termination Option 1: Fully Internal Impedance Matching with integrated receive termination resistor Option 2: Partially Internal Impedance Matching with common external resistor for improved device power dissipation Option 3: External impedance Matching termination Supports global configuration and per-channel configuration to T1, E1 or J1 mode! Per-channel programmable features Provides T1/E1/J1 short haul waveform templates and userprogrammable arbitrary waveform templates Provides two JAs (Jitter Attenuator) for each channel of receiver and transmitter Supports AMI/B8ZS (for T1/J1) and AMI/HDB3 (for E1) encoding and decoding! Per-channel System Interface options Supports Single Rail, Dual Rail with clock or without clock and sliced system interface Integrated Clock Recovery for the transmit interface to recover transmit clock from system transmit data! Per-channel system and diagnostic functions Provides transmit driver over-current detection and protection with optional automatic high impedance of transmit interface Detects and generates PRBS (Pseudo Random Bit Sequence), ARB (Arbitrary Pattern) and IB (Inband Loopback) in either receive or transmit direction Provides defect and alarm detection in both receive and transmit directions. Defects include BPV (Bipolar Violation) /CV (Code Violation) and EXZ (Excessive Zeroes) Alarms include LLOS (Line LOS), SLOS (System LOS), TLOS (Transmit LOS) and AIS (Alarm Indication Signal) Programmable LLOS detection /clear levels. Compliant with ITU and ANSI specifications Various pattern, defect and alarm reporting options Serial hardware LLOS reporting (LLOS, LLOS0) for all 17 channels Configurable per-channel hardware reporting with RMF/TMF (Receive /Transmit Multiplex Function) Register access to individual registers or -bit error counters Supports Analog Loopback, Digital Loopback and Remote Loopback Supports T1.2 line monitor! Channel 0 monitoring options Channel 0 can be configured as monitoring channel or regular channel to increase capacity Supports all internal G.772 Monitoring for Non-Intrusive Monitoring of any of the channels of receiver or transmitter Jitter Measurement per ITU O.171! Hitless Protection Switching (HPS) without external Relays Supports 1+1 and 1:1 hitless protection switching Asynchronous hardware control (OE, RIM) for fast global high impedance of receiver and transmitter (hot switching between working and backup board) High impedance transmitter and receiver while powered down Per-channel register control for high impedance, independent for receiver and transmitter! Clock Inputs and Outputs Flexible master clock (N x 1.544 MHz or N x 2.048 MHz) (1 N 8, N is an integer number) Two selectable reference clock outputs from the recovered clock of any of the 17 channels from external clock input from device master clock Integrated clock synthesizer can multiply or divide the reference clock to a wide range of frequencies: 8 KHz, 64 KHz, 1.544 MHz, 2.048 MHz, 4.096 MHz, 8.192 MHz, 19.44 MHz and 32.768 MHz Cascading is provided to select a single reference clock from multiple devices without the need for any external logic! Microprocessor Interface Supports Serial microprocessor interface and Parallel Intel / Motorola Non-Multiplexed /Multiplexed microprocessor interface! Other Key Features IEEE49.1 JTAG boundary scan Two general purpose I/O pins 3.3 V I/O with 5 V tolerant inputs 3.3 V and 1.8 V power supply Package: 4-pin PBGA (27 mm X 27 mm)! Applicable Standards AT&T Pub 624 Accunet T1.5 Service ANSI T1.2, T1.403 and T1.231 Bellcore TR-TSY-000009, GR-253-CORE and GR-499-CORE ETSI CTR/ ETS 3006 and ETS 300 233 G.703, G.735, G.736, G.742, G.772, G.775, G.783 and G.823 O.1 ITU I.431 and ITU O.171 IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. 3 June 28, 2005 2005 Integrated Device Technology, Inc. DSC-6250/-

IDT82P28 (+1) CHANNEL HIGH DENSITY T1/E1/J1 LINE INTERFACE UNIT APPLICATIONS! SDH/SONET multiplexers! Central office or PBX (Private Branch Exchange)! Digital access cross connects! Remote wireless modules! Microwave transmission systems DESCRIPTION The IDT82P28 is a +1 channels high density T1/E1/J1 short haul Line Interface Unit. Each channel of the IDT82P28 can be independently configured. The configuration is performed through a Serial or Parallel Intel/Motorola Non-Multiplexed /Multiplexed microprocessor interface. In the receive path, through a Single Ended or Differential line interface, the received signal is processed by an adaptive Equalizer and then sent to a Slicer. Clock and data are recovered from the digital pulses output from the Slicer. After passing through an enabled or disabled Receive Jitter Attenuator, the recovered data is decoded using B8ZS/ AMI/HDB3 line code rule in Single Rail NRZ mode and output to the system, or output to the system without decoding in Dual Rail NRZ mode and Dual Rail RZ mode. In the transmit path, the data to be transmitted is input on TDn in Single Rail NRZ mode or TDPn/TDNn in Dual Rail NRZ mode and Dual Rail RZ mode, and is sampled by a transmit reference clock. The clock can be supplied externally from TCLKn or recovered from the input transmit data by an internal Clock Recovery. A selectable JA in Tx path is used to de-jitter gapped clocks. To meet T1/E1/J1 waveform standards, five preset T1 templates and two E1 templates, as well as an arbitrary waveform generator are provided. The data through the Waveform Shaper, the Line Driver and the Tx Transmitter is output on TTIPn and n. Alarms (including LOS, AIS) and defects (including BPV, EXZ) are detected in both receive line side and transmit system side. AIS alarm, PRBS, ARB and IB patterns can be generated /detected in receive / transmit direction for testing purpose. Analog Loopback, Digital Loopback and Remote Loopback are all integrated for diagnostics. Channel 0 is a special channel. Besides normal operation as the other channels, channel 0 also supports G.772 Monitoring and Jitter Measurement per ITU O.171. A line monitor function per T1.2 is available to provide a Non-Intrusive Monitoring of channels of other devices. JTAG per IEEE 49.1 is also supported by the IDT82P28. Applications 4 June 28, 2005

IDT82P28 (+1) CHANNEL HIGH DENSITY T1/E1/J1 LINE INTERFACE UNIT BLOCK DIAGRAM Defect/Alarm Detector RJA Decoder Rx Clock & Data Recovery Amplifier Slicer Rx Terminator Pattern Generator/ Detector RTIP[:0] Remote Loopback [:0] Tx Clock Recovery TTIP[:0] Encoder TJA Waveform Shaper Line Driver Tx Terminator [:0] Analog Loopback LLOS LLOS0 [:0]/RMF[:0] RDN[:0]/RMF[:0] RD[:0]/RDP[:0] TCLK[:0]/TDN[:0] TDN[:0]/TMF[:0] TD[:0]/TDP[:0] Digital Loopback VDDA GNDD Defect/Alarm Detector Alarm Generator G.772 Monitor [:0] Common Control MCU Interface Clock Generator JTAG TDO TDI TCK TMS TRST CLKB CLKA REFB REFA CLKE1 CLKT1 SEL[3:0] MCLK A[:0] D[7:0] SDO/ACK /READY SDI/R/ W/WR SCLK/ DS/RD ALE/AS IM INT/MOT P/S CS INT RST GPIO[1:0] TEHW TEHWE OE RIM REF VCOM[1:0] VCOMEN Figure-1 Functional Block Diagram Block Diagram 5 June 28, 2005

IDT82P28 (+1) CHANNEL HIGH DENSITY T1/E1/J1 LINE INTERFACE UNIT PIN ASSIGNMENT 1 2 3 4 5 6 7 8 9 17 18 19 20 21 22 23 24 25 26 A B C TTIP VDDA VDDA RTIP TTIP TCLK /TDN TDN/ TMF TD/ TDP /RMF RD/ RDP TDN/ TMF /RMF RD/ RDP TD/ TDP RDN/ TCLK RDN/ TCLK RMF /TDN RMF /TDN /RMF RD/ RDP TDN/ TMF RDN/ RMF RDN/ RMF RD/ RDP TCLK /TDN TDN/ TMF TD/ TDP /RMF TCLK /TDN /RMF RDN/ RMF RD/ RDP TDN/ TMF TD/ TDP TD/ TDP /RMF RDN/ RMF RD/ RDP TCLK /TDN TDN/ TMF TDN9/ TMF9 TD9/ TDP9 /RMF RDN9/ RMF9 RD9/ RDP9 TCLK9/ TDN9 REF 9/ RMF9 NC TTIP RTIP VDDA VDDA A B C D VDDA VDDA RTIP TD/ TDP TD/ TDP TDN/ TCLK TMF /TDN RD/ RDP RDN/ RMF VDDA VDDA D E E F TTIP RTIP RTIP TTIP F G G H TTIP RTIP RTIP 9 9 TTIP H J 0 0 0 0 9 9 J K TTIP0 1 1 RTIP0 GNDD GNDD GNDD GNDD RTIP9 TTIP9 K L M N P R T U V 1 1 TTIP1 RTIP1 2 2 2 2 TTIP2 3 3 RTIP2 3 3 TTIP3 RTIP3 4 4 4 4 TTIP4 RTIP4 8 8 8 8 RTIP8 7 7 TTIP8 7 7 RTIP7 TTIP7 6 6 6 6 RTIP6 5 5 TTIP6 5 5 RTIP5 TTIP5 L M N P R T U V W VDDA VDDA VCOM0 VCOM EN VCOM1 VDDA VDDA W Y TD1/ TDP1 TDN1/ TMF1 TCLK1/ TDN1 RD1/ RDP1 8/ RMF8 RDN8/ RMF8 RD8/ RDP8 TCLK8/ TDN8 Y AA RDN1/ RMF1 1/ RMF1 TD2/ TDP2 TDN8/ TMF8 TD8/ TDP8 7/ RMF7 AA AB TDN2/ TMF2 TCLK2/ TDN2 RD2/ RDP2 RDN2/ RMF2 RDN7/ RMF7 RD7/ RDP7 TCLK7/ TDN7 TDN7/ TMF7 AB AC 2/ RMF2 TD3/ TDP3 TDN3/ TMF3 RDN0/ RMF0 GPIO1 TEHW D1 A5 P/S IM LLOS0 CLKT1 SEL3 TD7/ TDP7 6/ RMF6 RDN6/ RMF6 AC AD AE AF TCLK3/ TDN3 RD3/ RDP3 TD4/ TDP4 3/ RMF3 RDN3/ RMF3 RD4/ RDP4 TCLK4/ TDN4 TDN4/ TMF4 TD0/ TDP0 4/ RMF4 RDN4/ RMF4 RD0/ RDP0 TCLK0/ TDN0 TDN0/ TMF0 TMS TRST 0/ RMF0 TDO TCK TDI GPIO0 TEHWE D5 D2 RIM IC D6 D3 OE RST D7 D4 A9 A6 A2 1 2 3 4 5 6 7 8 9 17 18 19 20 21 22 23 24 25 26 INT/ MOT A A7 A3 A0 D0 A8 A4 A1 Figure-2 4-Pin PBGA (Top View) ALE/AS CS LLOS CLKE1 SDO/ ACK/ RDY SDI/ R/W/ WR SCLK/ DS/RD REFA CLKA INT REFB CLKB SEL1 SEL0 MCLK SEL2 TDN5/ TMF5 TD5/ TDP5 RDN5/ RMF5 RD5/ RDP5 TCLK5/ TDN5 RD6/ RDP6 TD6/ TDP6 5/ RMF5 TCLK6/ TDN6 TDN6/ TMF6 AD AE AF Pin Assignment 6 June 28, 2005

IDT82P28 (+1) CHANNEL HIGH DENSITY T1/E1/J1 LINE INTERFACE UNIT ORDERING INFORMATION IDT XXXXXXX XX X Device Type Package Process/Temperature Range BLANK Industrial (-40 C to +85 C) BB Plastic Ball Grid Array (4-pin PBGA, BB4) 82P28 (+1) High Density T1/E1/J1 Line Interface Unit CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-70 or 408-727-56 fax: 408-492-8674 www.idt.com for Tech Support: 408-330-52 email:telecomhelp@idt.com IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. 7