Si53xx Any-Rate Precision Clocks. March 2007

Similar documents
Any-Rate Precision Clocks

ANY-RATE PRECISION CLOCKS Si5316, Si5319,Si5322, Si5323, SI5324, Si5325, Si5326, Si5365, Si5366, Si5367, Si5368 FAMILY REFERENCE MANUAL

Clocking Solutions. Wired Communications / Networking Wireless Communications Industrial Automotive Consumer Computing. ti.

Glitch Free Frequency Shifting Simplifies Timing Design in Consumer Applications

AN803. LOCK AND SETTLING TIME CONSIDERATIONS FOR Si5324/27/ 69/74 ANY-FREQUENCY JITTER ATTENUATING CLOCK ICS. 1. Introduction

Clocks Basics in 10 Minutes or Less. Edgar Pineda Field Applications Engineer Arrow Components Mexico

Selecting the Optimum PCI Express Clock Source

Cloud-Based Apps Drive the Need for Frequency-Flexible Clock Generators in Converged Data Center Networks

AN962: Implementing Master-Slave Timing Redundancy in Wireless and Packet- Based Network Applications

AN952: PCIe Jitter Estimation Using an Oscilloscope

Optimizing VCO PLL Evaluations & PLL Synthesizer Designs

List of CTS Oscillators for Telecom Timing and Synchronization

Introduction to Silicon Labs. November 2015

Low-Jitter I 2 C/SPI Programmable Dual CMOS Oscillator

Pericom PCI Express 1.0 & PCI Express 2.0 Advanced Clock Solutions

VS-702 Voltage Controlled SAW Oscillator Previous Vectron Model VS-720

VS-500 Voltage Controlled SAW Oscillator

Simplifying System Design Using the CS4350 PLL DAC

High Precision TCXO / VCTCXO Oscillators

Electromagnetic. Reducing EMI and Improving Signal Integrity Using Spread Spectrum Clocking EMI CONTROL. The authors describe the

SDI SDI SDI. Frame Synchronizer. Figure 1. Typical Example of a Professional Broadcast Video

Accurate Loss-of-Signal Detection in 10Gbps Optical Receivers using the MAX3991

Reducing EMI and Improving Signal Integrity Using Spread Spectrum Clocking

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Exceeds all SONET/SDH jitter specifications. Loss-of-lock indicator

Chapter 6 PLL and Clock Generator

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

Board Layout & Guidelines Using the

Deploying SyncE and IEEE 1588 in Wireless Backhaul

ZL40221 Precision 2:6 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

Introducing the Si473x Multiband Receiver Family

Securing GNSS with PTP & SyncE Adam Wertheimer Microsemi Adam.Wertheimer@microsemi.com. Power Matters

Power management for handheld and portable applications. A tradition of leadership in power management is now mobile

Driving SERDES Devices with the ispclock5400d Differential Clock Buffer

Configurable High Performance SMD TCXO/VCTCXO

Agilent AN 1316 Optimizing Spectrum Analyzer Amplitude Accuracy

Designing Wheel-Tuned, Digital-Display Radios with Next-Generation Radio ICs

Low-Voltage/Low-Power MCU Solutions from Silicon Labs

How PLL Performances Affect Wireless Systems

S i Rev. 1.5

USB Audio Simplified

RoHs compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with ICS , 2.5, or 3.3 V operation 16-TSSOP

Product Description. Ordering Information. GaAs HBT GaAs MESFET InGaP HBT

AN862. OPTIMIZING Si534X JITTER PERFORMANCE IN NEXT GENERATION INTERNET INFRASTRUCTURE SYSTEMS. 1. Introduction

SPREAD SPECTRUM CLOCK GENERATOR. Features

A Look at SyncE and IEEE 1588

LLRF. Digital RF Stabilization System

Packet Synchronization in Cellular Backhaul Networks By Patrick Diamond, PhD, Semtech Corporation

The Heartbeat behind Portable Medical Devices: Ultra-Low-Power Mixed-Signal Microcontrollers

ZL30136 GbE and Telecom Rate Network Interface Synchronizer

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

CPU. PCIe. Link. PCIe. Refclk. PCIe Refclk. PCIe. PCIe Endpoint. PCIe. Refclk. Figure 1. PCIe Architecture Components

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

MEDICAL AND HEALTHCARE APPLICATIONS

An All-Digital Phase-Locked Loop with High Resolution for Local On-Chip Clock Synthesis

Note monitors controlled by analog signals CRT monitors are controlled by analog voltage. i. e. the level of analog signal delivered through the

High performance instrumentation Low-jitter clock generation Optical modules Clock and data recovery

FRAUNHOFER INSTITUTE FOR INTEg RATEd CIRCUITS IIS. drm TesT equipment

DS2187 Receive Line Interface

DRM compatible RF Tuner Unit DRT1

V CC TOP VIEW. f SSO = 20MHz to 134MHz (DITHERED)

Successfully negotiating the PCI EXPRESS 2.0 Super Highway Towards Full Compliance

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

How To Use A Sound Card With A Subsonic Sound Card

155 Mb/s Fiber Optic Light to Logic Receivers for OC3/STM1

X-Series Signal Analysis. Future-ready instruments Consistent measurement framework Broadest set of applications and software

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Si510/511. CRYSTAL OSCILLATOR (XO) 100 khz TO 250 MHZ. Features. Applications. Description. Functional Block Diagram. Si5602

PLL frequency synthesizer

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PCI-SIG ENGINEERING CHANGE NOTICE

Title: Low EMI Spread Spectrum Clock Oscillators

Jitter in PCIe application on embedded boards with PLL Zero delay Clock buffer

FXU P C R Frequency (in MHz) Resolutions to 6 places past the decimal point 1 = 1.8V 2 = 2.5 V 3 = 3.3 V

PECL and LVDS Low Phase Noise VCXO (for MHz Fund Xtal) XIN XOUT N/C N/C CTRL VCON (0,0) OESEL (Pad #25) 1 (default)

Programmable Single-/Dual-/Triple- Tone Gong SAE 800

LEVERAGING FPGA AND CPLD DIGITAL LOGIC TO IMPLEMENT ANALOG TO DIGITAL CONVERTERS

INTELLIGENT INTERACTIVE SYNTHESIZER SURFACE MOUNT MODEL: MFSH

EVALUATION KIT AVAILABLE Single-Chip Global Positioning System Receiver Front-End BIAS CBIAS GND GND RFIN GND GND IFSEL

Achieving New Levels of Channel Density in Downstream Cable Transmitter Systems: RF DACs Deliver Smaller Size and Lower Power Consumption

VME IF PHASE MODULATOR UNIT. mod

The front end of the receiver performs the frequency translation, channel selection and amplification of the signal.

LoRa FAQs. 1 of 4 Semtech. Semtech Corporation LoRa FAQ

MAINTENANCE & ADJUSTMENT

11. High-Speed Differential Interfaces in Cyclone II Devices

VT-802 Temperature Compensated Crystal Oscillator

DVT913 TV CHANNEL CONVERTER

EE 186 LAB 2 FALL Network Analyzer Fundamentals and Two Tone Linearity

Spread Spectrum Clock Generator AK8126A

Product Information S N O. Portable VIP protection CCTV & Alarm System 2

Precision, Unity-Gain Differential Amplifier AMP03

DSC1001. Low-Power Precision CMOS Oscillator 1.8~3.3V. Features. General Description. Benefits. Block Diagram

T1/E1/OC3 WAN PLL WITH DUAL

Isolated AC Sine Wave Input 3B42 / 3B43 / 3B44 FEATURES APPLICATIONS PRODUCT OVERVIEW FUNCTIONAL BLOCK DIAGRAM

How to Improve Tablet PCs and Other Portable Devices with MEMS Timing Technology

LVDS 3.2 x 2.5mm 3.3V Oscillator

Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp ADN2819

Transcription:

Si53xx Any-Rate Precision Clocks March 2007

Introducing Si53xx Any-Rate Precision Clocks New family of 9 highly integrated, ultra low jitter clock multiplier ICs DSPLL based architecture enables any-rate frequency synthesis Improves performance and simplifies design 2

Precision Timing Market Market Segment Telecom Application SONET/SDH Example Frequencies (MHz) 155.52, 622.08 Datacom Ethernet 156.25, 644.53 Storage Area Networks Fibre Channel 106.25, 212.50 Wireless Basestations CDMA, GSM, WiMAX 78.64, 491.52 Data Acquisition Data converter sampling clock 80, 124.41 Video HDTV broadcast video 74.17, 74.25 Test & Measurement Military Bench equipment Communications Displays 125, 533 27, 129.29 Diverse market requiring a broad range of frequencies and excellent jitter performance 3

Key Feature Any-Rate Frequency Synthesis DSPLL enables any-rate operation over a wide frequency range No external component changes required Frequency flexibility reduces BOM and enables design reuse 4

Silicon Labs Si53xx versus Discrete Solutions Si53xx Any-Rate Precision Clocks Traditional VCXO/VCSO-Based PLLs Fully integrated IC replaces VCXO/VCSO PLLs Same device can be re-used for all frequencies of operation Reconfigurable for multi-rate applications PLL designed and integrated in IC Short, consistent lead times: 4-6 weeks PLL implemented with discrete VCXO or VCSOs New PLL design and components required for each frequency of operation Multi-rate applications require multiple VCXOs Requires analog PLL design expertise Long, unpredictable lead times: 8-14 weeks 5

The DSPLL Advantage Optional Crystal/Reference Clock (required for jitter attenuation) DSPLL Clock Input Freq. DN3. Phase Detector A/D Freq. DN2. Digital Signal Processing N DVCO Freq. DN1. Clock Output Patented DSPLL architecture provides frequency agility Eliminates need for discrete VCXO/VCSOs Ultra-low jitter generation (0.3 ps rms: 12 khz to 20 MHz) Integrated loop filter minimizes PLL sensitivity to board-level noise High integration simplifies PLL design and layout User-selectable loop bandwidth enables jitter performance optimization 6

Si53xx Ultra Low Jitter/Phase Noise Measurement Bandwidth 12 khz-20 MHz 50 khz 80 MHz 800 Hz 80 MHz RMS Jitter (ps) 0.28 0.29 0.33 Si53xx performance comparable to best-in-class VCXO/VCSO PLLs 7 Configuration: CLKIN = 155.52 MHz, CLKOUT = 622.08 MHz, 800 Hz Loop Bandwidth

Si532x Any-Rate Precision Clocks Two clock inputs/two clock outputs Input frequency range: 2 khz to 710 MHz Output frequency range: 2 khz to 945 MHz, select frequencies to 1.4 GHz Output clocks related by ratio of output divider settings (CKOUT2 = (NC1/NC2) * CKOUT1) Ultra low jitter: 0.3 ps rms (12 khz to 20 MHz) Automatic (revertive, non-revertive) or manual clock selection with hitless switching Programmable output clock signal format: LVPECL, LVDS, CML or CMOS Part # Si5326 Si5323 Si5316 Si5325 Si5322 Jitter Attenuation Function Clock Multiplication μp I 2 C/SPI Control Pin Programmable loop bandwidth for jitter attenuation: 60 Hz to 8.4 khz Supply: 1.8 V, 2.5 V, or 3.3 V 8 6x6 mm 36-QFN, Pb-free

Si536x Any-Rate Precision Clocks Function Control Same base features as Si532x PLUS: Four clock inputs Five clock outputs Supply: 1.8 or 2.5 V 14x14 mm 100-TQFP, Pb-free Part # Si5368 Si5366 Si5367 Jitter Attenuation Clock Multiplication μp I 2 C/SPI Pin Si5365 9

Key Feature Frequency Flexibility Si5325/26/65/68 μp-controlled precision clocks provide any-rate frequency synthesis Easily supports custom frequencies Reconfigurable to support multi-rate applications Three speed grades available Speed Grade A B C Max Output Frequency 1417 MHz 808 MHz 346 MHz Si5322/23/66/68 pin-controlled precision clocks provide ease of use 275 popular SONET, Ethernet, Fibre Channel and HDTV frequency translations available via lookup tables Includes support for SONET-to-datacomm frequency translations Provides upgrade path for existing Si5320/21/64 customers 10

Key Feature Integration Single IC Replaces Complex Discrete PLL Traditional PLL designs require many discrete components Multiple VCXO/VCSOs required for multi-frequency applications RF muxes, phase frequency detector, analog loop filter, low jitter buffers, etc. Si53xx provides highly integrated solution Simplifies PLL design and layout Improves noise immunity since all loop components are integrated 11

Key Feature Hitless Switching Hitless Switching Mux Crystal/ Refclk DIFF Input Clock 1 DSPLL Output Clock Input Clock 2 Absorbs phase difference between input clocks during switchover Guarantees system BER in mission-critical telecom applications Meets SONET Stratum 3/3E phase transient requirements (MTIE) Simplifies clock switching in applications requiring multiple input clocks Automatic (revertive, non-revertive) and manual control options available Supports switching between clocks at different frequencies 12

Key Feature Digital Hold Provides stable output clock in the absence of a valid input clock Entry to digital hold triggered by input clock alarm (LOS, FOS) Meets stringent telecom specifications for initial frequency accuracy Stratum 3E: 1 ppb Tracks crystal/reference clock s drift and temperature stability 13

Si53xx Features and Benefits Summary Key Feature Any-rate frequency synthesis Low jitter (0.3 ps rms typ) Integrated VCO and loop filter Multiple inputs with hitless switching Multiple frequency flexible outputs Customer Benefits Replaces VCXO/VCSO-based PLL with IC solution Reconfigurable to support multi-frequency operation Simplifies design reuse Great fit for high-performance applications Additional design margin for less jitter-sensitive apps Simplifies design/layout Adjustable jitter attenuation Superior PSRR to discrete PLLs Low phase noise in real-world applications Simplifies design/layout Comprehensive alarm monitoring Meets telecom phase transient (MTIE) requirements Simplifies design/layout Eliminates buffers, level translators IC-based solution Short lead times: 4-6 weeks 14

Silicon Labs Any-Rate Precision Clocks Device No. Clock Inputs No. Clock Outputs Control Input Freq. (MHz) Output Freq. (MHz) Jitter Gen (50 khz- 80 MHz) Loop BW Clock Mult. Hitless Switching Alarms LOL LOS FOS Pkg. Any-Rate Precision Clock Multipliers Si5322 1 Pin 15 to 707 19 to 1050 2 2 I Si5325 2 C or 10 to 710 10 to 1400 SPI 0.6 ps 30 khz to Y N rms typ 1.3 MHz Si5365 1 Pin 15 to 707 19 to 1050 4 5 I Si5367 2 C or 10 to 710 10 to 1400 SPI 6x6 mm 36-QFN 14x14 mm 100-TQFP Any-Rate Precision Clock Multipliers with Jitter Attenuation Si5316 1,2 1 19 to 710 19 to 710 N N Pin Si5323 1,2 0.008 to 0.008 to 2 707 1050 2 Si5326 2 I 2 C or 0.002 to 0.002 to 0.3 ps 60 Hz to SPI 710 1400 rms typ 8.4 khz Y Y Si5366 1,2 0.008 to 0.008 to Pin 707 1050 4 5 Si5368 2 I 2 C or 0.002 to 0.002 to SPI 710 1400 Note 1: Frequency plan pin-selectable from lookup table Note 2: Requires external low-cost, fixed frequency crystal or 38.88 MHz reference clock 6x6 mm 36-QFN 14x14 mm 100-TQFP 15

Silicon Labs Precision Timing Products Industry s broadest portfolio of frequency flexible, low jitter timing solutions Any-Rate Precision Clocks Quad VCXO Si5326 Si5325 Si5323 Si5322 Si5316 Si5368 Si5367 Si5366 Si5365 Dual/Quad Frequency XO/VCXOs Dual VCXO Quad XO Dual XO Single Frequency XO/VCXOs Si531 VCXO XO, OE pin 1 XO 16 Features/Integration

Sales Tools Documentation available from www.silabs.com/timing Data sheets EVB data sheets Evaluation boards Si5316-EVB Si5322/23-EVB Si5325/26-EVB Si5365/66-EVB Si5367/68-EVB Si5325/26-EVB Si5367/68-EVB Documentation available from www.mysilabs.com/salesguide/timing/precisionclockics DSPLLsim evaluation software Any-Rate Precision Clock Family Reference Manual Device errata 17

DSPLLsim Si53xx Customer Software Simplifies frequency planning, loop bandwidth selection, device configuration Provides listing of pin/register settings for desired configuration Also used to control EVBs 18

Product Availability & Contact Info Product status Samples: Available today! Evaluation Boards: Available today! Production: 2Q 07 Contact James Wilson Marketing Manager, Timing Products james.wilson@silabs.com Office Phone: +1-512-464-9233 David Yeh Product Manager, Timing Products david.yeh@silabs.com Office Phone: +1-512-532-5309 19

Si53xx Summary Industry s first low jitter, any-rate clock multiplier/jitter attenuator family Industry-leading jitter performance Highly integrated and easy-to-use 20

www.silabs.com/timing