VITESSE SEMICONDUCTOR CORPORATION. 16:1 Multiplexer. Timing Generator. CMU x16



Similar documents
ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

it4036f 120-ps Wideband Phase Delay Description Features Device Diagram Timing Diagram

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

Spread-Spectrum Crystal Multiplier DS1080L. Features

INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug Feb 14

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

ZL40221 Precision 2:6 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

V CC TOP VIEW. f SSO = 20MHz to 134MHz (DITHERED)

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

VS-500 Voltage Controlled SAW Oscillator

How To Power A Power Supply On A Microprocessor (Mii) Or Microprocessor Power Supply (Miio) (Power Supply) (Microprocessor) (Miniio) Or Power Supply Power Control (Power) (Mio) Power Control

SPREAD SPECTRUM CLOCK GENERATOR. Features

INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to C)

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators. Functional Schematic. Features. Description. Pin Configuration 2

MADR TR. Quad Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. 4. Functional Schematic. Features.

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

Programmable Single-/Dual-/Triple- Tone Gong SAE 800

3.3V, 2.7Gbps SDH/SONET LASER DRIVER WITH AUTOMATIC POWER CONTROL

MADR TR. Single Driver for GaAs FET or PIN Diode Switches and Attenuators Rev. V1. Functional Schematic. Features.

Push-Pull FET Driver with Integrated Oscillator and Clock Output

PIN CONFIGURATION FEATURES ORDERING INFORMATION ABSOLUTE MAXIMUM RATINGS. D, F, N Packages

Link-65 MHz, +3.3V LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz

INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook

SP490/491 Full Duplex RS-485 Transceivers

INTEGRATED CIRCUITS DATA SHEET. TDA7000 FM radio circuit. Product specification File under Integrated Circuits, IC01

XR-T5683A PCM Line Interface Chip

HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.

11. High-Speed Differential Interfaces in Cyclone II Devices

HCC/HCF4032B HCC/HCF4038B

AS A Low Dropout Voltage Regulator Adjustable & Fixed Output, Fast Response

HT1632C 32 8 &24 16 LED Driver

MM74HC4538 Dual Retriggerable Monostable Multivibrator

+5 V Powered RS-232/RS-422 Transceiver AD7306

DATA SHEET. TDA1510AQ 24 W BTL or 2 x 12 W stereo car radio power amplifier INTEGRATED CIRCUITS

28V, 2A Buck Constant Current Switching Regulator for White LED

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS (LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : DEC.01,1999 TOTAL PAGE : 7 APPROVED BY:

DM74LS112A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

Kit 27. 1W TDA7052 POWER AMPLIFIER

Dual-Host / Dual-SIM Card Crosspoint Analog Switch

High-Speed, Low r ON, SPST Analog Switch (1-Bit Bus Switch)

TS321 Low Power Single Operational Amplifier

DG2302. High-Speed, Low r ON, SPST Analog Switch. Vishay Siliconix. (1-Bit Bus Switch with Level-Shifter) RoHS* COMPLIANT DESCRIPTION FEATURES

74F675A 16-Bit Serial-In, Serial/Parallel-Out Shift Register

INTEGRATED CIRCUITS DATA SHEET. TDA W BTL mono audio amplifier. Product specification File under Integrated Circuits, IC01

Low-Jitter I 2 C/SPI Programmable Dual CMOS Oscillator

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

DS2187 Receive Line Interface

NTE923 & NTE923D Integrated Circuit Precision Voltage Regulator

MicroMag3 3-Axis Magnetic Sensor Module

DATA SHEET. TDA1518BQ 24 W BTL or 2 x 12 watt stereo car radio power amplifier INTEGRATED CIRCUITS

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

MC10SX1190. Fibre Channel Coaxial Cable Driver and Loop Resiliency Circuit

HCF4056B BCD TO 7 SEGMENT DECODER /DRIVER WITH STROBED LATCH FUNCTION

DS1621 Digital Thermometer and Thermostat

PI5C

LM2901. Low-power quad voltage comparator. Features. Description

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS 16400(LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : JAN.19,2000 TOTAL PAGE : 7 APPROVED BY:

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

256K (32K x 8) Static RAM

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

ACT4077 Driver for MACAIR A3818, A5690, A5232, A4905 & MIL-STD-1553

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Features. Ordering Information. * Underbar marking may not be to scale. Part Identification

PowerAmp Design. PowerAmp Design PAD135 COMPACT HIGH VOLATGE OP AMP

74F168*, 74F169 4-bit up/down binary synchronous counter

74AC191 Up/Down Counter with Preset and Ripple Clock

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

EMERGING DISPLAY CUSTOMER ACCEPTANCE SPECIFICATIONS 16290(LED TYPES) EXAMINED BY : FILE NO. CAS ISSUE : JUL.03,2001 TOTAL PAGE : 7

Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)

LM139/LM239/LM339/LM2901/LM3302 Low Power Low Offset Voltage Quad Comparators

Features. Applications

MM74HC273 Octal D-Type Flip-Flops with Clear

DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs

LOW POWER SPREAD SPECTRUM OSCILLATOR

HT9170 DTMF Receiver. Features. General Description. Selection Table

MM74HC174 Hex D-Type Flip-Flops with Clear

HCF4001B QUAD 2-INPUT NOR GATE

DRM compatible RF Tuner Unit DRT1

1-Mbit (128K x 8) Static RAM

EVALUATION KIT AVAILABLE Broadband, Two-Output, Low-Noise Amplifier for TV Tuner Applications MAX2130. Maxim Integrated Products 1

How To Control A Power Supply On A Powerline With A.F.F Amplifier

Precision, Unity-Gain Differential Amplifier AMP03

Description. For Fairchild s definition of Eco Status, please visit:

Fairchild Solutions for 133MHz Buffered Memory Modules

1.5A Very L.D.O Voltage Regulator LM29150/29151/29152

Spread Spectrum Clock Generator AK8126A

Dual 20W Audio Power Amplifier with Mute and Standby Modes

INTEGRATED CIRCUITS DATA SHEET. SAA digit LED-driver with I 2 C-Bus interface. Product specification File under Integrated Circuits, IC01

PECL and LVDS Low Phase Noise VCXO (for MHz Fund Xtal) XIN XOUT N/C N/C CTRL VCON (0,0) OESEL (Pad #25) 1 (default)

HCC4541B HCF4541B PROGRAMMABLE TIMER

Transcription:

Features 16:1 2.488 Gb/s Multiplexer Integrated PLL for Clock Generation - No External Components 16-bit Wide, Single-ended, ECL 100K Compatible Parallel Data Interface 155.52 MHz Reference Clock Frequency Differential High Speed Data Output Standard ECL Power Supplies: V EE = -5.2V V TT = -2.0V Commercial (0 o to 85 o C) Temperature Range Available In 52-pin Plastic Quad Flat Pack Functional Description The is a high speed multiplexer designed for STM-16/STS-48 data rates at low power dissipation. For ease of system design, it uses industry standard, -5.2V and -2V, power supplies and has ECL-compatible I/O for parallel data interfaces. The provides an integrated solution for SDH/SONET transmission and instrumentation systems. The consists of a 16:1 multiplexer circuit and a clock multiplier unit (CMU). The 16:1 multiplexer accepts 16 parallel single-ended ECL compatible inputs (D0..D15) at data rates of 155.52Mb/s then bitwise serializes the data word onto a 2.488Gb/s serial output (DO/DON). The internal timing of the is referenced to the negative going edge of the 155.52 MHz clock true input (REFCLK). A divided-by-16 clock output is also provided (CLK16/CLK16N). The setup and hold time of the parallel inputs (D0..D15) are specified with respect to the falling edge of CLK16, so that CLK16/CLK16N can be used to clock the data source of D0..D15. Block Diagram D0 D1 Parallel Data Receivers Input Registers 16:1 Multiplexer Output Register DO DON D15 CLK16 CLK16N Clock/16 Timing Generator REFCLK REFCLKN CMU x16 Bit Rate Clock VITESSE Page 1 3/23/98 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896

AC Characteristics Table 1: Multiplexer AC Characteristics (Over recommended operating range) Parameter Description Min Typ Max Units t D CLK16, REFCLK period 6.4 - ns t DSU Parallel data set-up time (wrt CLK16 falling edge) 1.5 - - ns t DH Data hold time (wrt CLK16 falling edge) 0.5 - - ns t DC CLK16 duty cycle 45-55 % t r, t f REFCLK (REFCLKN) rise and fall times (10%-90%) - - 1.5 ns t r, t f D(0..15) rise and fall times (10%-90%) - - 2.0 ns t r, t f CLK16 (CLK16N) rise and fall times (10%-90%) - 0.5 1 ns t r, t f DO (DON) rise and fall times (20%-80%) - 150 170 ps Figure 1: Multiplexer Waveforms CLK16 (CLK16N) Parallel data clock output D(0...15) Parallel data inputs REFCLK (REFCLKN) Reference clock input DO (DON) High speed differential serial data output t D t DSU t DH VALID DATA (1) VALID DATA (2) t D D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 NOTE: =Don t care Serialized Data t D DC Characteristics (Over recommended operating conditions with internal V REF, V CC = GND, Output load = 50 ohms to -2.0V) Table 2: ECL Inputs and Outputs Parameter Description Min Typ Max Units Conditions V OH Output HIGH voltage -1100 - -700 mv V IN = V IH (max) or V IL (min) Page 2 VITESSE 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896 3/23/98

Table 2: ECL Inputs and Outputs Parameter Description Min Typ Max Units Conditions V OL Output LOW voltage V TT - -1750 mv V IH Input HIGH voltage -1040 - -600 mv V IL Input LOW voltage V TT - -1600 mv Note: Differential ECL output pins must be terminated identically. V IN = V IH (max) or V IL (min) Guaranteed HIGH signal for all inputs Guaranteed LOW signal for all inputs VECL OUT Output voltage swing 0.850 - - V Output load 50 ohm to V TT VECL IN Input voltage swing 0.600 0.800 1.2 V AC coupled Table 3: High Speed Output Specifications (Over recommended operating conditions, V CC = GND Parameter Description Min Typ Max Units Conditions V HSOUT Data output voltage swing 0.7 0.9 - V AC couple per Figure 3 V CM Data output common mode voltage Table 4: Clock Multiplier Unit Performance -1.0 V Name Description Min Typ Max Units RC d Reference clock duty cycle 45 55 % OC d CLK16 duty cycle 45 55 % RCf Reference clock frequency 155.52 MHz f RC Reference clock frequency range -30 +30 ppm t jitter High speed output jitter (12 KHz to 20 MHz) 0.01 UI RMS f -3dB Jitter transfer -3dB bandwidth 1500 KHz g JT Jitter transfer peaking 0.5 db Power Dissipation Table 5: Power Dissipation (Over recommended operating conditions, V CC = GND, outputs open circuit) Parameter Description Typ Max Units I EE Power supply current from V EE 380 450 ma I TT Power supply current from V TT 200 250 ma P D Power dissipation 2.4 3.0 W VITESSE Page 3 3/23/98 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896

Interface Recommendations Figure 2: Single-ended AC-Coupling for REFCLK, REFCLKN Inputs Chip Boundary V CC = GND Z O C IN REFCLK -1.32V -1.32V R T = Z O V TT C SE REFCLKN R = 1kΩ (Approx.) V TT V TT = -2V C IN TYP = 0.1µF C SE TYP = 0.1µF for single ended applications. (Capacitor values are selected for REFCLK = 155.52 MHz) REFCLK, REFCLKN Inputs Internal biasing will position the reference voltage of approximately -1.32V on both the true and complement inputs. This input can either be DC-coupled or AC-coupled; it can also be driven single-ended or differentially. Figure 2 shows the configuration for single-ended, AC-coupling operation. In the case of direct coupling and single-ended input, it is recommended that a stable V REF for ECL levels be used for the complementary input. Figure 3: High Speed Output Termination LOAD DO 0.1µF DON 50Ω 50Ω 0.1µF Page 4 VITESSE 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896 3/23/98

Absolute Maximum Ratings (1) Power Supply Voltage (V TT )...-3.0V to 0.5V Power Supply Voltage (V EE )... + 0.7V to -7.0V Input Voltage Applied (V ECLIN )...-2.5V to 0.5V Output Current, I OUT (DC, output HI)...-50 ma Case Temperature Under Bias (T C )...-55 o to 125 o C Storage Temperature (T STG )...-65 o to 150 o C Notes: (1) Caution: Stresses listed under Absolute Maximum Ratings may be applied to devices one at a time without causing permanent damage. Functionality at or exceeding the values listed is not implied. Exposure to these values for extended periods may affect device reliability. (2) V TT must be applied before the magnitude of any input signal voltage ( V IN, V HSIN ) can be greater than V TT - 0.5V Recommended Operating Conditions Power Supply Voltage (V TT )...-2.0V ±5 % Power Supply Voltage (V EE )...-5.2V ±5 % Operating Temperature Range* (T)... (Commercial) 0 o to 85 C * Lower limit of specification is ambient temperature and upper limit is case temperature. VITESSE Page 5 3/23/98 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896

Figure 4: QH (52-Pin PQFP) Pin Diagrams * DO DON Top View Heat Spreader Up TEST TEST REFCLK REFCLKN D0 1 52 VITESSE 14 QH 40 34 27 CLK16 CLK16N D15 D14 D13 D12 *Heat spreader is electrically connected D11 to pin 52 and should be biased to V EE. D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 Table 6: Pin Description Pin # For QH Name I/O Level Description 1 Can be used single-ended. 9 REFCLK I ECL Reference clock true 1 10 REFCLKN I ECL Reference clock complement 1 34 CLK16 O ECL Clock divide-by-16 true 33 CLK16N O ECL Clock divide-by-16 complement 11, 15-20, 22-25, 28-32 D[0:15] I ECL Parallel data inputs 45 DO O HS Serial data output true 44 DON O HS Serial data output complement 1,12,27, 39,51 V CC - - Most positive supply 2,5,13,14,21, 26,35 V TT - - DCFL negative supply 36,42,43, 46, 49 V EE - - SCFL negative supply 6,7,8,37,38,40,41, 47,48,50, - - Do not connect, leave open 3, 4 Test I - Test input. Used in factory for testing, connect to through a 1KΩ resistor 52 V EE* - - Heat sink bias, connect to V EE Page 6 VITESSE 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896 3/23/98

Package Information 52 Pin PQFP (QH) Package Drawings TOP VIEW D Item mm Tol. 52 D 1 A 2.35 MAX A1 0.25 MAX D 17.20 ±.25 1 D1 14.00 ±.10 E 17.20 ±.25 E1 14.00 ±.10 E 1 E e 1.00 BASIC L G 0.88 +.15/-.10 b 0.35 ±.05 θ 0-10 MAX EXPOSED HEATSINK 6.86 ±.50 DIA. INTRUSION.0127 MAX. A 52 e 1 Variation of Pin 1 ID STANDOFF A L G θ b A 1 Notes: Heat spreader up All units in mm unless otherwise noted Heat spreaker is connected to V EE. Drawings not to scale. Package Drawing #101-255-0 Issue #1 VITESSE Page 7 3/23/98 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896

Ordering Information The order number for this product is formed by a combination of the device number, package type, and the operating temperature range. VSC80XX QH Device Type - 2.488 Gb/s 16-bit Multiplexer Package and Temperature QH: 52 Pin Plastic Quad Flat Pack (PQFP), 0 C ambient to +85 C case Notice This document contains preliminary information about a new product in the preproduction phase of development. The information in this document is based on initial product characterization. Vitesse reserves the right to alter specifications, features, capabilities, functions, manufacturing release dates, and even general availability of the product at any time. The reader is cautioned to confirm this datasheet is current prior to using it for design. Warning Vitesse Semiconductor Corporation s product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without the written consent is prohibited. Page 8 VITESSE 741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896 3/23/98