TC237B PIXEL CCD IMAGE SENSOR
|
|
|
- George Waters
- 9 years ago
- Views:
Transcription
1 High Resolution, 1/3-in Solid-State Image Sensor for NTSC Black and White Applications 340,000 Pixels per Field Frame Memory 658 (H) 496 (V) Active Elements in Image Sensing Area Compatible With Electronic Centering Multimode Readout Capability Progressive Scan Interlaced Scan Dual-Line Readout Image Area Line Summing Smear Subtraction Fast Single-Pulse Clear Capability Continuous Electronic Exposure Control From 1/60 1/50,000 s 7.4-µm Square Pixels Advanced Lateral Overflow Drain Antiblooming Low Dark Current ODB 1 IAG2 2 SUB 3 ADB 4 OUT1 5 OUT2 6 DUAL-IN-LINE PACKAGE (TOP VIEW) High Photoresponse Uniformity High Dynamic Range High Sensitivity High Blue Response Solid-State Reliability With No Image Burn-In, Residual Imaging, Image Distortion, Image Lag, or Microphonics 12 IAG SUB 8 7 RST description The TC237B is a frame-transfer, charge-coupled device (CCD) image sensor designed for use in single-chip black and white National Television Standards Committee (NTSC) TV, computer, and special-purpose applications that require low cost and small size. The image-sensing area of the TC237B device is configured into 500 lines with 680 elements in each line. Twenty-two elements are provided in each line for dark reference. The antiblooming feature of the sensor is based on an advanced lateral overflow drain concept. The sensor can be operated in a true interlace mode as a 658(H) 496(V) sensor with a low dark current. An important feature of the TC237B high-resolution sensor is the ability to capture a full 340,000 pixels per field. The image sensor also provides high-speed image transfer capability and a continuous electronic exposure control without the loss of sensitivity and resolution inherent in other technologies. Charge voltage is converted to signal voltage at 13 µv per electron by a high-performance structure with a reset and a voltage-reference generator. The signal is further buffered by a low-noise, two-stage, source-follower amplifier to provide high-output drive capability. The TC237B sensor is built using TI-proprietary advanced virtual-phase (AVP) technology, which provides devices with high blue response, low dark current, high photoresponse uniformity, and single-phase clocking. The TC237B sensor is characterized for operation from 10 C to 45 C. This MOS device contains limited built-in gate protection. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to VSS. Under no circumstances should pin voltages exceed absolute maximum ratings. Avoid shorting OUT to VSS during operation to prevent damage to the amplifier. The device can also be damaged if the output terminals are reverse-biased and an excessive current is allowed to flow. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. TI is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 2001, Texas Instruments Incorporated POST OFFICE BOX DALLAS, TEXAS
2 functional block diagram SUB 3 ODB 1 Image Area With Blooming Protection 12 IAG1 IAG2 2 Dark Reference Elements 11 Storage Area 10 ADB 4 Amplifiers 9 SUB OUT Dummy Elements OUT1 5 7 RST Clearing Drain sensor topology diagram 22 Dark-Reference Pixels 658 Active Pixels 496 Lines Two-Phase Image-Sensing Area 500 Lines Single-Phase Storage Area 4 Dark Lines Active Pixels Dummy Pixels Optical Black (OPB) Active Pixels 2 POST OFFICE BOX DALLAS, TEXAS 75265
3 Terminal Functions TERMINAL NAME NO. I/O ADB 4 I Supply voltage for amplifier drain bias IAG1 12 I Image area gate 1 IAG2 2 I Image area gate 2 ODB 1 I Supply voltage for drain antiblooming bias OUT1 5 O Output signal 1 OUT2 6 O Output signal 2 RST 7 I Reset gate 10, 11 I Storage area gate 8 I Serial register gate SUB 3, 9 Substrate DESCRIPTION detailed description The TC237B CCD image sensor consists of four basic functional blocks: the image-sensing area, the image storage area, the serial register gates, and the low-noise signal processing amplifier block with charge detection nodes and independent resets. The location of each of these blocks is identified in the functional block diagram. image-sensing and image storage areas Figure 1 and Figure 2 show cross sections with potential well diagrams and top views of the image-sensing and storage area elements. As light enters the silicon in the image-sensing area, electrons are generated and collected in the wells of the sensing elements. Blooming protection is provided by applying a dc bias to the overflow drain bias pin. To clear the image before beginning a new integration time (for implementation of electronic fixed shutter or electronic auto-iris), apply a pulse of at least 1 µs to the overflow drain bias. After integration is complete, charge voltage is transferred into the storage area. The transfer timing depends on whether the readout mode is interlace or progressive scan. If the progressive-scan readout mode is selected, the readout may be performed by using one serial register or at high speed by using both serial registers (see Figure 3 through Figure 5). A line-summing operation, which is useful in off-chip smear subtraction, can be implemented before the parallel transfer (see Figure 6). Twenty-two columns at the left edge of the image-sensing area are shielded from incident light; these elements provide the dark reference used in subsequent video-processing circuits to restore the video black level. In addition, four dark lines between the image-sensing and the image storage area prevent charge leakage from the image-sensing area into the image storage area. advanced lateral overflow drain The advanced lateral overflow drain structure is shared by two neighboring pixels and provides several unique features in the sensor. By varying the dc bias of the drain pin, you can control the blooming protection level and trade it for the well capacity. To clear charge voltages in the image area, apply a 10-V pulse for a minimum duration of 1 µs above the nominal dc bias level. This feature permits a precise control of the integration time on a frame-by-frame basis. The single-pulse clear capability also reduces smear by eliminating accumulated charge from the pixels before the start of the integration (single-sided smear). Application of a negative 1-V pulse to the ODB signal during the parallel transfer is recommended to prevent slight column-to-column pixel well capacity variations in some artifacts. POST OFFICE BOX DALLAS, TEXAS
4 7.4 µm 3.8 µm Clocked Barrier Clocked Well Virtual Barrier Channel Stops Including Metal Bus Lines 3.6 µm 1.6 µm 1.6 µm Antiblooming Device Virtual Well Clocked Gate Figure 1. Image-Area Pixel Structure 7.4 µm 3.5 µm Clocked Barrier Clocked Well 3.5 µm Virtual Barrier Virtual Well Channel Stops Including Metal Bus Lines Clocked Gate 1.6 µm 1.6 µm Figure 2. Storage-Area Pixel Structure 4 POST OFFICE BOX DALLAS, TEXAS 75265
5 Clear Integrate Transfer to Memory Readout 1 µs Minimum ODB IAG1, Cycles 684 Pulses 684 Pulses RST Expanded Section of Parallel Transfer IAG1, 2 Figure 3. Interlace Timing The number of parallel-transfer pulses is field dependent. Field 1 has 500 pulses of IAG1, IAG2,, and with appropriate phasing. Field 2 has 501 pulses. The readout is from register 2. POST OFFICE BOX DALLAS, TEXAS
6 Clear Integrate Transfer to Memory Readout ODB 1 µs Minimum IAG1, Pulses 500 Pulses 500 Cycles 500 Pulses 684 Pulses 684 Pulses RST Expanded Section of Parallel Transfer IAG1, 2 The readout is from register 2. Figure 4. Progressive-Scan Timing With Single Register Readout 6 POST OFFICE BOX DALLAS, TEXAS 75265
7 Clear Integrate Transfer to Memory Readout 1 µs Minimum ODB 500 Pulses IAG1, Pulses 250 Cycles 500 Pulses 684 Pulses 684 Pulses RST Expanded Section of Parallel Transfer IAG1, 2 Figure 5. Progressive-Scan Timing With Dual-Register Readout POST OFFICE BOX DALLAS, TEXAS
8 Clear Integrate Line Transfer to Memory Readout Sum ODB 1 µs Minimum IAG1 IAG2 250 Cycles 684 Pulses 684 Pulses RST Expanded Section of Parallel Transfer IAG1, 2 Figure 6. Line-Summing Timing This pulse occurs only during field 1. This pulse occurs only during field 2. While readout is from register 2, register 1 can be read out for off-chip smear subtraction. The number of parallel transfer pulses if field dependent. Field 1 has 500 pulses, and field 2 has 501 pulses. 8 POST OFFICE BOX DALLAS, TEXAS 75265
9 serial registers The storage area gate and serial gate(s) are used to transfer charge line-by-line from the storage area into the serial register(s). Depending on the readout mode, one or both serial registers are used. If both are used, the registers are read out in parallel. readout and video processing After transfer into the serial register(s), the pixels are clocked out and sensed by a charge detection node. The node must be reset to a reference level before the next pixel is placed onto it. The timing for the serial-register readout, which includes the external pixel clamp and sample-and-hold signals needed to implement correlated double sampling, is shown in Figure 7. As charge is transferred onto the detection node, the potential of the node changes in proportion to the amount of the charge received. The change is sensed by an MOS transistor; after proper buffering, the signal is supplied to the output terminal of the image sensor. Figure 8 shows the circuit diagram of the charge detection node and output amplifier. The detection nodes and amplifiers are placed a short distance from the edge of the storage area; therefore, each serial register contains 4 dummy elements that are used to span the distance between the serial registers and the amplifiers. RST OUT S/H PCMP Figure 7. Serial Readout and Video-Processing Timing VREF QR Q1 Q2 ADB Reset CCD Channel VOUT Figure 8. Output Amplifier and Charge Detection Node POST OFFICE BOX DALLAS, TEXAS
10 absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage range, ADB (see Note 1) SUB to SUB + 15 V Supply voltage range, ODB SUB to SUB + 21 V Input voltage range, V I : IAG1, IAG2,, V to 15 V Operating free-air temperature range, T A C to 45 C Storage temperature range, T stg C to 85 C Operating case temperature range, T C C to 55 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to SUB. recommended operating conditions Supply voltage, VCC MIN NOM MAX UNIT ADB For antiblooming control ODB For clearing V For transfer Substrate bias voltage 10 V Input voltage, VI IAG1, IAG2, RST High level Low level 0 High level Low level 0 High level Low level 0 IAG1, IAG Clock frequency, fclock 12.5 MHz, RST 12.5 Load capacitance OUT1, OUT2 6 pf Operating free-air temperature, TA C V 10 POST OFFICE BOX DALLAS, TEXAS 75265
11 electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) Dynamic range (see Note 2) PARAMETER MIN TYP MAX UNIT With CDS 64 Without CDS Charge conversion factor 13 µv/e Charge transfer efficiency (see Note 3) Signal response delay time, τ (see Note 4) 12.5 ns Gamma (see Note 5) 1 Output resistance Ω With CDS Amplifier noise equivalent signal Without CDS electrons ADB (see Note 6) 20 Rejection ratio (see Note 7) 45 db ODB (see Note 8) 25 Supply current 5 10 ma Input capacitance, Ci IAG1, IAG RST All typical values are at TA = 25 C. CDS = Correlated double sampling, a signal-processing technique that improves noise performance by subtraction of reset noise. Performance depends on the particular implementation of the CDS technique and on the selected filter bandwidth that precedes sampling. NOTES: 2. Dynamic range is 20 times the logarithm of the mean-noise signal divided by the saturation output signal. 3. Charge transfer efficiency is one minus the charge loss per transfer in the output register. The test is performed in the dark using an electrical input signal. 4. Signal response delay time is the time between the falling edge of the pulse and the output signal valid state. 5. Gamma (γ) is the value of the exponent in the equation below for two points on the linear portion of the transfer function curve (this value represents points near saturation). (2) Exposure (1) Output signal (2) Output signal (1) db pf 6. ADB rejection ratio is 20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ADB. 7. rejection ratio is 20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at. 8. ODB rejection ratio is 20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ODB. POST OFFICE BOX DALLAS, TEXAS
12 optical characteristics, T A = 40 C (unless otherwise noted) Sensitivity (see Note 9) PARAMETER MIN TYP MAX UNIT No IR filter 256 With IR filter 32 Saturation signal, Vsat (see Note 10) Antiblooming disabled TA =45 C 320 mv Maximum usable signal, Vuse Antiblooming enabled TA =45 C 120 mv Blooming overload ratio (see Note 11) 500 mv/lux Image area well capacity 22K 30K 38K electrons Smear (see Note 12) See Note db Dark current TA = 21 C 0.05 na/cm2 Dark signal TA = 45 C 1 mv Dark-signal uniformity TA = 45 C 0.5 mv Dark-signal shading TA = 45 C 0.5 mv Spurious nonuniformity Dark TA = 45 C 10 mv Illuminated, F#8 TA = 45 C 15 % Column uniformity 0.5 mv Electronic shutter capability 1/50,000 1/60 s NOTES: 9. Theoretical value 10. Saturation is the condition in which further increase in exposure does not lead to further increase in output signal. 11. Blooming is the condition in which charge is induced in an element by light incident on another element. Blooming-overload ratio is the ratio of blooming exposure to saturation exposure. 12. Smear is a measure of the error introduced by transferring charge through an illuminated pixel in shutterless operation. It is equivalent to the ratio of the single-pixel transfer time to the exposure time using an illuminated section that is 1/10 of the image-area vertical height with recommended clock frequencies. 13. The exposure time is ms, the fast-dump clocking rate during vertical transfer is 12.5 MHz, and the illuminated section is 1/10 the height of the image section. TYPICAL CHARACTERISTICS 0.4 TC237B Spectral Responsivity 16.6 ms T-int (diagonal lines represent QE) 60% 40% 0.2 DATA 20% Responsivity [A/W] Wavelength [nm] Figure 9. Spectral Characteristics of the TC237B CCD Sensor 12 POST OFFICE BOX DALLAS, TEXAS 75265
13 APPLICATION INFORMATION +2 V _CLK RST_CLK A1 A2 A3 A4 G Y1 Y2 Y3 Y4 560 Ω 4.7 Ω Ω µf 0.1 µf 10 Ω 10 Ω CCD_ TC237 IAG1 ODB IAG2 SUB SUB ADB OUT 1 RST OUT V CCD_OUT1 CCD_OUT2 74ACT240NS 10 v 560 Ω V Serial Driver +2 V 10 v 560 Ω 4.7 Ω Ω 560 Ω µf 0.1 µf Ω 10 Ω CCD_RST +2 V CCD_IAG 1 CCD_IAG2 EL7202C NC NC OUTA INA V+ GND OUTBINB HN1A01F 1.8 E1 B1 C1 E2 B2 C2 HN1A01F E1 B1 C1 1.8 E2 B2 C2 IAG1_CLK IAG2_CLK +15 V V 1.8 ODB Driver ODB_CLK Ω 5.2 CCD_ODB CCD_ EL7202C NC NC OUTA INA V+ GND OUTB INB E1 B1 C1 HN1A01F E2 B2 C2 _CLK Parallel Driver NOTES: A. Support circuits DEVICE EL7202C 74ACT240NS APPLICATION Parallel driver Serial pre-driver FUNCTION Driver for IAG1, IAG2, Driver for, RST B. Clock, DC voltages Clock _CLK, RST_CLK, ODB_CLK, IAG1_CLK, IAG2_CLK, _CLK DC +15 V, +12 V, +5 V, +2 V, 0 V, (Ground), 10 V TTL level Figure 10. Typical Application Circuit Diagram POST OFFICE BOX DALLAS, TEXAS
14 MECHANICAL DATA The package for the TC237B consists of a ceramic base, a glass window, and a 12-lead frame. The glass window is sealed to the package by an epoxy adhesive. The package leads are configured in a dual-in-line organization and fit into mounting holes with 1,78 mm center-to-center spacings. TC237 (12 pin) Index Mark 5,94 5,64 1,91 1,65 4,45 4,15 Optical Center Package Center ÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎÎÎÎ 11,50 11,10 12,40 12,00 11,85 10,75 1,78 0,76 ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ 0,51 0,41 3,65 3,35 11,05 10,95 3,30 2,80 Focus Plane 2,08 1,48 0,33 4,00 0,17 3,40 11,68 11,18 ALL LINEAR DIMENSIONS ARE IN MILLIMETERS 11/00 14 POST OFFICE BOX DALLAS, TEXAS 75265
15 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI s publication of information regarding any third party s products or services does not constitute TI s approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI s products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products. Mailing Address: Texas Instruments Post Office Box Dallas, Texas Copyright 2001, Texas Instruments Incorporated
TSL213 64 1 INTEGRATED OPTO SENSOR
TSL 64 INTEGRATED OPTO SENSOR SOES009A D4059, NOVEMBER 99 REVISED AUGUST 99 Contains 64-Bit Static Shift Register Contains Analog Buffer With Sample and Hold for Analog Output Over Full Clock Period Single-Supply
TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS
TSL50, TSL5, TLS5 SOES004C AUGUST 99 REVISED NOVEMBER 995 Monolithic Silicon IC Containing Photodiode, Operational Amplifier, and Feedback Components Converts Light Intensity to Output Voltage High Irradiance
SDLS068A DECEMBER 1972 REVISED OCTOBER 2001. Copyright 2001, Texas Instruments Incorporated
SN54174, SN54175, SN54LS174, SN54LS175, SN54S174, SN54S175, SN74174, SN74175, SN74LS174, SN74LS175, SN74S174, SN74S175 PRODUCTION DATA information is current as of publication date. Products conform to
SN28838 PAL-COLOR SUBCARRIER GENERATOR
Solid-State Reliability Surface-Mount Package NS PACKAE (TOP VIEW) description The SN28838 is a monolithic integrated circuit designed to interface with the SN28837 PALtiming generator in order to generate
SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS
Single Down/Up Count-Control Line Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Asynchronously Presettable With Load Control Package Options Include Plastic
SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS
SNHC, SNHC QUADRUPLE 2-LINE TO -LINE DATA SELECTORS/MULTIPLEXERS SCLSB DECEMBER 982 REVISED MAY 99 Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers
August 2001 PMP Low Power SLVU051
User s Guide August 2001 PMP Low Power SLVU051 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service
µa7800 SERIES POSITIVE-VOLTAGE REGULATORS
SLS056J MAY 976 REISED MAY 2003 3-Terminal Regulators Output Current up to.5 A Internal Thermal-Overload Protection High Power-Dissipation Capability Internal Short-Circuit Current Limiting Output Transistor
SN54165, SN54LS165A, SN74165, SN74LS165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS
The SN54165 and SN74165 devices SN54165, SN54LS165A, SN74165, SN74LS165A PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments
Filter Design in Thirty Seconds
Application Report SLOA093 December 2001 Filter Design in Thirty Seconds Bruce Carter High Performance Analog ABSTRACT Need a filter fast? No theory, very little math just working filter designs, and in
SN54ALS191A, SN74ALS191A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS
Single own/ Up Count-Control Line Look-Ahead Circuitry Enhances Speed of Cascaded Counters Fully Synchronous in Count Modes Asynchronously Presettable With Load Control Package Optio Include Plastic Small-Outline
TOSHIBA CCD Image Sensor CCD (charge coupled device) TCD2955D
Preliminary TOSHIBA CCD Image Sensor CCD (charge coupled device) TCD2955D The TCD2955D is a high sensitive and low dark current 4240 elements 6 line CCD color image sensor which includes CCD drive circuit
TOSHIBA CCD LINEAR IMAGE SENSOR CCD(Charge Coupled Device) TCD1304AP
TOSHIBA CCD LINEAR IMAGE SENSOR CCD(Charge Coupled Device) TCD1304AP TCD1304AP The TCD1304AP is a high sensitive and low dark current 3648 elements linear image sensor. The sensor can be used for POS scanner.
SN54F157A, SN74F157A QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS
SNFA, SNFA QUADRUPLE -LINE TO -LINE DATA SELECTORS/MULTIPLEXERS SDFS0A MARCH 8 REVISED OCTOBER Buffered Inputs and Outputs Package Optio Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and
Pressure Transducer to ADC Application
Application Report SLOA05 October 2000 Pressure Transducer to ADC Application John Bishop ABSTRACT Advanced Analog Products/OpAmp Applications A range of bridgetype transducers can measure numerous process
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter
NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter Description: The NTE2053 is a CMOS 8 bit successive approximation Analog to Digital converter in a 20 Lead DIP type package which uses a differential
ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR
The SN54LS07 and SN74LS17 are obsolete and are no longer supplied. Convert TTL Voltage Levels to MOS Levels High Sink-Current Capability Input Clamping Diodes Simplify System Design Open-Collector Driver
TCS230 PROGRAMMABLE COLOR LIGHT TO FREQUENCY CONVERTER TAOS046 - FEBRUARY 2003
High-Resolution Conversion of Light Intensity to Frequency Programmable Color and Full-Scale Output Frequency Communicates Directly With a Microcontroller Single-Supply Operation (2.7 V to 5.5 V) Power
Current-Transformer Phase-Shift Compensation and Calibration
Application Report SLAA122 February 2001 Current-Transformer Phase-Shift Compensation and Calibration Kes Tam Mixed Signal Products ABSTRACT This application report demonstrates a digital technique to
ILX511. 2048-pixel CCD Linear Image Sensor (B/W)
248-pixel CCD Linear Image Sensor (B/W) Description The ILX is a rectangular reduction-type CCD linear image sensor designed for bar code POS hand scanner and optical measuring equipment use. A built-in
V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type
July 25 th, 2012 Automotive Grade AUIRS4427S DUAL LOW SIDE DRIVER Features Gate drive supply range from 6 V to 20 V CMOS Schmitt-triggered inputs 3.3V and 5V logic compatible Two independent gate drivers
Controlling TAS5026 Volume After Error Recovery
Application Report SLEA009 March 2003 Controlling TAS5026 Volume After Error Recovery Jorge S. Melson Hwang Soo, Son HPA Digital Audio Applications ABSTRACT The TAS5026 monitors the relationship between
RETRIEVING DATA FROM THE DDC112
RETRIEVING DATA FROM THE by Jim Todsen This application bulletin explains how to retrieve data from the. It elaborates on the discussion given in the data sheet and provides additional information to allow
Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER
Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER FEATURES HIGH GAIN-BANDWIDTH: 35MHz LOW INPUT NOISE: 1nV/ Hz HIGH SLEW RATE: V/µs FAST SETTLING: 24ns to.1% FET INPUT: I B = 5pA max HIGH OUTPUT
Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT
Application Report SLVA255 September 2006 Minimizing Ringing at the Switch Node of a Boost Converter Jeff Falin... PMP Portable Power Applications ABSTRACT This application report explains how to use proper
Motor Speed Measurement Considerations When Using TMS320C24x DSPs
Application Report SPRA771 - August 2001 Motor Speed Measurement Considerations When Using TMS320C24x DSPs Shamim Choudhury DCS Applications ABSTRACT The TMS320C24x generation of DSPs provide appropriate
Application Report SLVA051
Application Report November 998 Mixed-Signal Products SLVA05 ltage Feedback Vs Current Feedback Op Amps Application Report James Karki Literature Number: SLVA05 November 998 Printed on Recycled Paper IMPORTANT
Designing Gain and Offset in Thirty Seconds
Application Report SLOA097 February 2002 Designing Gain and Offset in Thirty Seconds Bruce Carter High Performance Linear ABSTRACT This document discusses how to design an operational amplifier (op amp)
Audio Tone Control Using The TLC074 Operational Amplifier
Application Report SLOA42 - JANUARY Audio Tone Control Using The TLC74 Operational Amplifier Dee Harris Mixed-Signal Products ABSTRACT This application report describes the design and function of a stereo
SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS
SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS One of the most common applications questions on operational amplifiers concerns operation from a single supply voltage. Can the model OPAxyz be operated
TLE2425 PRECISION VIRTUAL GROUND
SLOS65D MARCH 99 REVISED APRIL 22 2.5-V Virtual Ground for 5-V/GND Analog Systems High Output-Current Capability Sink or Source... 2 ma Typ Micropower Operation... 7 µa Typ Excellent Regulation Characteristics
HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.
HA5104/883 April 2002 Features This Circuit is Processed in Accordance to MILSTD 883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. Low Input Noise Voltage Density at 1kHz. 6nV/ Hz (Max)
How To Make A Two Series Cell Battery Pack Supervisor Module
Features Complete and compact lithium-ion pack supervisor Provides overvoltage, undervoltage, and overcurrent protection for two series Li-Ion cells Combines bq2058t with charge/discharge control FETs
Signal Conditioning Wheatstone Resistive Bridge Sensors
Application Report SLOA034 - September 1999 Signal Conditioning Wheatstone Resistive Bridge Sensors James Karki Mixed Signal Products ABSTRACT Resistive elements configured as Wheatstone bridge circuits
How To Close The Loop On A Fully Differential Op Amp
Application Report SLOA099 - May 2002 Fully Differential Op Amps Made Easy Bruce Carter High Performance Linear ABSTRACT Fully differential op amps may be unfamiliar to some designers. This application
Signal Conditioning Piezoelectric Sensors
Application Report SLOA033A - September 2000 Signal Conditioning Piezoelectric Sensors James Karki Mixed Signal Products ABSTRACT Piezoelectric elements are used to construct transducers for a vast number
Understanding the Terms and Definitions of LDO Voltage Regulators
Application Report SLVA79 - October 1999 Understanding the Terms and Definitions of ltage Regulators Bang S. Lee Mixed Signal Products ABSTRACT This report provides an understanding of the terms and definitions
Theory of Operation. Figure 1 illustrates a fan motor circuit used in an automobile application. The TPIC2101. 27.4 kω AREF.
In many applications, a key design goal is to minimize variations in power delivered to a load as the supply voltage varies. This application brief describes a simple DC brush motor control circuit using
CCD Line Scan Array P-Series High Speed Linear Photodiode Array Imagers
DATASHEET Photon Detection CCD Line Scan Array Key Features Extended spectral range, 200 to 1000 nm 80 MHz pixel data rate Line rates to 37 khz Center-split, dual channel readout > 2,500:1 dynamic range
Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +1024 C)
19-2235; Rev 1; 3/02 Cold-Junction-Compensated K-Thermocoupleto-Digital General Description The performs cold-junction compensation and digitizes the signal from a type-k thermocouple. The data is output
2048-pixel CCD Linear Sensor (B/W) for Single 5V Power Supply Bar-code Reader
Prohibited Limited 2048-pixel CCD Linear Sensor (B/W) for Single 5V Power Supply Bar-code Reader ILX511B Description The ILX511B is a rectangular reduction type CCD linear sensor designed for bar-code
TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:
Low-power single CMOS timer Description Datasheet - production data The TS555 is a single CMOS timer with very low consumption: Features SO8 (plastic micropackage) Pin connections (top view) (I cc(typ)
CAN bus ESD protection diode
Rev. 04 15 February 2008 Product data sheet 1. Product profile 1.1 General description in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package designed to protect two automotive Controller
MOSFET N-channel enhancement switching transistor IMPORTANT NOTICE. http://www.philips.semiconductors.com use http://www.nxp.com
Rev. 3 21 November 27 Product data sheet Dear customer, IMPORTANT NOTICE As from October 1st, 26 Philips Semiconductors has a new trade name - NXP Semiconductors, which will be used in future data sheets
APPLICATION BULLETIN
APPLICATION BULLETIN Mailing Address: PO Box 11400 Tucson, AZ 85734 Street Address: 6730 S. Tucson Blvd. Tucson, AZ 85706 Tel: (602 746-1111 Twx: 910-952-111 Telex: 066-6491 FAX (602 889-1510 Immediate
TPN4R712MD TPN4R712MD. 1. Applications. 2. Features. 3. Packaging and Internal Circuit. 2014-12 2015-04-21 Rev.4.0. Silicon P-Channel MOS (U-MOS )
MOSFETs Silicon P-Channel MOS (U-MOS) TPN4R712MD TPN4R712MD 1. Applications Lithium-Ion Secondary Batteries Power Management Switches 2. Features (1) Low drain-source on-resistance: R DS(ON) = 3.8 mω (typ.)
TS321 Low Power Single Operational Amplifier
SOT-25 Pin Definition: 1. Input + 2. Ground 3. Input - 4. Output 5. Vcc General Description The TS321 brings performance and economy to low power systems. With high unity gain frequency and a guaranteed
INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook. 1997 Jun 30
INTEGRATED CIRCUITS IC24 Data Handbook 1997 Jun 30 FEATURES Wide supply voltage range of 1.2 V to 3.6 V In accordance with JEDEC standard no. 8-1A Inputs accept voltages up to 5.5 V CMOS low power consumption
High-Speed Gigabit Data Transmission Across Various Cable Media at Various Lengths and Data Rate
Application Report SLLA091 - November 2000 High-Speed Gigabit Data Transmission Across Various Cable Media at Various Lengths and Data Rate Boyd Barrie, Huimin Xia ABSTRACT Wizard Branch, Bus Solution
TIL311 HEXADECIMAL DISPLAY WITH LOGIC
SOLID-STATE HEXADECIMAL DISPLAY WITH INTEGRAL TTL CIRCUIT TO ACCEPT, STORE, AND DISPLAY 4-BIT BINARY DATA 0.300-Inch (7,62-mm) Character Height Internal TTL MSI Chip With Latch, Decoder, High Brightness
Precision, Unity-Gain Differential Amplifier AMP03
a FEATURES High CMRR: db Typ Low Nonlinearity:.% Max Low Distortion:.% Typ Wide Bandwidth: MHz Typ Fast Slew Rate: 9.5 V/ s Typ Fast Settling (.%): s Typ Low Cost APPLICATIONS Summing Amplifiers Instrumentation
Supply voltage Supervisor TL77xx Series. Author: Eilhard Haseloff
Supply voltage Supervisor TL77xx Series Author: Eilhard Haseloff Literature Number: SLVAE04 March 1997 i IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to
Using the Texas Instruments Filter Design Database
Application Report SLOA062 July, 2001 Bruce Carter Using the Texas Instruments Filter Design Database High Performance Linear Products ABSTRACT Texas Instruments applications personnel have decades of
IrDA Transceiver with Encoder/Decoder
PRELIMINARY IrDA Transceiver with Encoder/Decoder FEATURES Micropower in the Sleep Mode, (2µA) 3V to 5V Operation Wide Dynamic Receiver Range from 200nA to 50mA Typical Direct Interface to IrDA Compatible
Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)
Use and Application of Output Limiting Amplifiers (HFA111, HFA110, HFA11) Application Note November 1996 AN96 Introduction Amplifiers with internal voltage clamps, also known as limiting amplifiers, have
IR Receiver Module for Light Barrier Systems
Not for New Design - Alternative Available: New TSSP4038 (#82458) www.vishay.com IR Receiver Module for Light Barrier Systems TSOP4038 2 3 MECHANICAL DATA Pinning: = OUT, 2 = GND., 3 = V S 6672 FEATURES
Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511
Folded Dipole Antenna for CC25xx By Audun Andersen Keywords CC2500 CC2550 CC2510 CC2511 Folded Dipole PCB Antenna 2.4 GHz 1 Introduction This document describes a folded dipole PCB antenna design that
LC898300XA. Functions Automatic adjustment to the individual resonance frequency Automatic brake function Initial drive frequency adjustment function
Ordering number : A2053 CMOS LSI Linear Vibrator Driver IC http://onsemi.com Overview is a Linear Vibrator Driver IC for a haptics and a vibrator installed in mobile equipments. The best feature is it
High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/461-3113 FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection
a FEATURES High Common-Mode Rejection DC: 00 db typ 60 Hz: 00 db typ 20 khz: 70 db typ 40 khz: 62 db typ Low Distortion: 0.00% typ Fast Slew Rate: 9.5 V/ s typ Wide Bandwidth: 3 MHz typ Low Cost Complements
Prepared by: Paul Lee ON Semiconductor http://onsemi.com
Introduction to Analog Video Prepared by: Paul Lee ON Semiconductor APPLICATION NOTE Introduction Eventually all video signals being broadcasted or transmitted will be digital, but until then analog video
TL783C, TL783Y HIGH-VOLTAGE ADJUSTABLE REGULATOR
HIGH-VOLTAGE USTABLE REGULATOR SLVS36C SEPTEMBER 1981 REVISED APRIL 1997 Output Adjustable From 1.25 V to 125 V When Used With an External Resistor Divider 7-mA Output Current Full Short-Circuit, Safe-Operating-Area,
PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.
Rev. 02 20 August 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance ElectroStatic Discharge (ESD) protection diode in a SOT23 (TO-236AB) small SMD plastic package
4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT
Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance
HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock
40 V, 200 ma NPN switching transistor
Rev. 01 21 July 2009 Product data sheet BOTTOM VIEW 1. Product profile 1.1 General description NPN single switching transistor in a SOT883 (SC-101) leadless ultra small Surface-Mounted Device (SMD) plastic
ZL40221 Precision 2:6 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet
Features Inputs/Outputs Accepts two differential or single-ended inputs LVPECL, LVDS, CML, HCSL, LVCMOS Glitch-free switching of references On-chip input termination and biasing for AC coupled inputs Six
Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003
Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003 The CD4502B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages
STLQ015. 150 ma, ultra low quiescent current linear voltage regulator. Description. Features. Application
150 ma, ultra low quiescent current linear voltage regulator Description Datasheet - production data Features SOT23-5L Input voltage from 1.5 to 5.5 V Very low quiescent current: 1.0 µa (typ.) at no load
PS25202 EPIC Ultra High Impedance ECG Sensor Advance Information
EPIC Ultra High Impedance ECG Sensor Advance Information Data Sheet 291498 issue 2 FEATURES Ultra high input resistance, typically 20GΩ. Dry-contact capacitive coupling. Input capacitance as low as 15pF.
CMOS Power Consumption and C pd Calculation
CMOS Power Consumption and C pd Calculation SCAA035B June 1997 1 IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or
HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate
Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise
Single Photon Counting Module COUNT -Series
Description Laser Components COUNT series of s has been developed to offer a unique combination of high photon detection efficiency, wide dynamic range and ease of use for photon counting applications.
TL084 TL084A - TL084B
A B GENERAL PURPOSE JFET QUAD OPERATIONAL AMPLIFIERS WIDE COMMONMODE (UP TO V + CC ) AND DIFFERENTIAL VOLTAGE RANGE LOW INPUT BIAS AND OFFSET CURRENT OUTPUT SHORTCIRCUIT PROTECTION HIGH INPUT IMPEDANCE
ESD7484. 4-Line Ultra-Large Bandwidth ESD Protection
4-Line Ultra-Large Bandwidth ESD Protection Functional Description The ESD7484 chip is a monolithic, application specific discrete device dedicated to ESD protection of the HDMI connection. It also offers
CCD42-40 Ceramic AIMO Back Illuminated Compact Package High Performance CCD Sensor
CCD42-40 Ceramic AIMO Back Illuminated Compact Package High Performance CCD Sensor FEATURES * 2048 by 2048 pixel format * 1.5 mm square pixels * Image area 27.6 x 27.6 mm * Back Illuminated format for
PRTR5V0U2F; PRTR5V0U2K
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance double rail-to-rail ElectroStatic Discharge (ESD) protection devices in leadless ultra small
A Low-Cost, Single Coupling Capacitor Configuration for Stereo Headphone Amplifiers
Application Report SLOA043 - December 1999 A Low-Cost, Single Coupling Capacitor Configuration for Stereo Headphone Amplifiers Shawn Workman AAP Precision Analog ABSTRACT This application report compares
Designing With the SN54/74LS123. SDLA006A March 1997
Designing With the SN54/74LS23 SDLA6A March 997 IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without
TDA2004R. 10 + 10 W stereo amplifier for car radio. Features. Description
10 + 10 W stereo amplifier for car radio Features Low distortion Low noise Protection against: Output AC short circuit to ground Overrating chip temperature Load dump voltage surge Fortuitous open ground
Analysis of Filter Coefficient Precision on LMS Algorithm Performance for G.165/G.168 Echo Cancellation
Application Report SPRA561 - February 2 Analysis of Filter Coefficient Precision on LMS Algorithm Performance for G.165/G.168 Echo Cancellation Zhaohong Zhang Gunter Schmer C6 Applications ABSTRACT This
Smart Battery Module with LEDs and Pack Supervisor
Features Complete smart battery management solution for Li-Ion battery packs Accurate measurement of available battery capacity Provides overvoltage, undervoltage, and overcurrent protection Designed for
INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.
INTEGRATED CIRCUITS Supercedes data of 1990 Oct 23 IC15 Data Handbook 1996 Mar 12 FEATURE Industrial temperature range available ( 40 C to +85 C) DESCRIPTION The is a dual positive edge-triggered D-type
3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.
Rev. 02 3 September 2007 Product data sheet 1. General description The provides a 3-input EXCLUSIVE-OR function. The input can be driven from either 3.3 or 5 V devices. This feature allows the use of these
THE RIGHT-HALF-PLANE ZERO --A SIMPLIFIED EXPLANATION
THE RGHT-HALF-PLANE ZERO --A SMPLFED EXPLANATON n small signal loop analysis, poles and zeros are normally located in the left half of the complex s-plane. The Bode plot of a conventional or lefthalf-plane
Medium power Schottky barrier single diode
Rev. 03 17 October 2008 Product data sheet 1. Product profile 1.1 General description Planar medium power Schottky barrier single diode with an integrated guard ring for stress protection, encapsulated
LM118/LM218/LM318 Operational Amplifiers
LM118/LM218/LM318 Operational Amplifiers General Description The LM118 series are precision high speed operational amplifiers designed for applications requiring wide bandwidth and high slew rate. They
BD239, BD239A, BD239B, BD239C NPN SILICON POWER TRANSISTORS
Copyright 1997, Power Innovations Limited, UK Designed for Complementary Use with the BD240 Series 30 W at 25 C Case Temperature TO-220 PACKAGE (TOP VIEW) 2 A Continuous Collector Current B 1 4 A Peak
OLF500: High CMR, High-Speed Logic Gate Hermetic Surface Mount Optocoupler
TM DATA SHEET OLF500: High CMR, High-Speed Logic Gate Hermetic Surface Mount Optocoupler Features Hermetic SMT flat-pack package Electrical parameters guaranteed over 55 C to +125 C ambient temperature
Buffer Op Amp to ADC Circuit Collection
Application Report SLOA098 March 2002 Buffer Op Amp to ADC Circuit Collection Bruce Carter High Performance Linear Products ABSTRACT This document describes various techniques that interface buffer op
LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology
LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology Literature Number: SNVA553 LM5030 Application DC DC Converter Utilizing the Push-Pull Topology 1 Push-Pull Topology D1 L +
The 74LVC1G11 provides a single 3-input AND gate.
Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
3-to-8 line decoder, demultiplexer with address latches
Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC
PCIe XMC x8 Lane Adapter
Adapts PCI Express XMC to Desktop with P16 High Speed Communications Ports and JN4 Digital IO FEATURES Adapt one XMC PCI Express VITA 42.3 module to a desktop PCI Express slot Supports up to 8 lanes Transparent
Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003
Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003 The CD4555B and CD4556B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line
LOW POWER NARROWBAND FM IF
Order this document by MC336B/D The MC336B includes an Oscillator, Mixer, Limiting Amplifier, Quadrature Discriminator, Active Filter, Squelch, Scan Control and Mute Switch. This device is designed for
INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook
INTEGRATED CIRCUITS 1996 Jan 05 IC15 Data Handbook FEATURES Non-inverting outputs Separate enable for each section Common select inputs See 74F253 for 3-State version PIN CONFIGURATION Ea 1 S1 2 I3a 3
AAT3520/2/4 MicroPower Microprocessor Reset Circuit
General Description Features PowerManager The AAT3520 series of PowerManager products is part of AnalogicTech's Total Power Management IC (TPMIC ) product family. These microprocessor reset circuits are
MM74HC4538 Dual Retriggerable Monostable Multivibrator
MM74HC4538 Dual Retriggerable Monostable Multivibrator General Description The MM74HC4538 high speed monostable multivibrator (one shots) is implemented in advanced silicon-gate CMOS technology. They feature
WHAT DESIGNERS SHOULD KNOW ABOUT DATA CONVERTER DRIFT
WHAT DESIGNERS SHOULD KNOW ABOUT DATA CONVERTER DRIFT Understanding the Components of Worst-Case Degradation Can Help in Avoiding Overspecification Exactly how inaccurate will a change in temperature make
A Differential Op-Amp Circuit Collection
Application Report SLOA0 July 00 Bruce Carter A Differential OpAmp Circuit Collection High Performance Linear Products ABSTRACT All opamps are differential input devices. Designers are accustomed to working
