Precision Single Supply Instrumentation Amplifier AMP04



Similar documents
Precision, Unity-Gain Differential Amplifier AMP03

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

High Speed, Low Power Dual Op Amp AD827

Low Cost Instrumentation Amplifier AD622

Quad Low Offset, Low Power Operational Amplifier OP400

CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660

Single-Supply, Rail-to-Rail, Low Power, FET Input Op Amp AD820

Rail-to-Rail, High Output Current Amplifier AD8397

High Speed, Low Power Monolithic Op Amp AD847

Low Noise, Precision, High Speed Operational Amplifier (A VCL > 5) OP37

Voltage Output Temperature Sensor with Signal Conditioning AD22100

High Voltage Current Shunt Monitor AD8212

HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.

PIN CONFIGURATION FEATURES ORDERING INFORMATION ABSOLUTE MAXIMUM RATINGS. D, F, N Packages

High Speed, Low Cost, Triple Op Amp ADA4861-3

Advanced Monolithic Systems

DESCRIPTIO. LT1226 Low Noise Very High Speed Operational Amplifier

LF442 Dual Low Power JFET Input Operational Amplifier

Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER

Features. Ordering Information. * Underbar marking may not be to scale. Part Identification

Low Noise, Matched Dual PNP Transistor MAT03

INDUSTRIAL VOLTAGE AMPLIFIER IC AM401 PRINCIPLE FUNCTION

Supertex inc. HV Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit

Low Voltage, Resistor Programmable Thermostatic Switch AD22105

A Collection of Differential to Single-Ended Signal Conditioning Circuits for Use with the LTC2400, a 24-Bit No Latency Σ ADC in an SO-8

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

Isolated AC Sine Wave Input 3B42 / 3B43 / 3B44 FEATURES APPLICATIONS PRODUCT OVERVIEW FUNCTIONAL BLOCK DIAGRAM

CA3420. Features. 0.5MHz, Low Supply Voltage, Low Input Current BiMOS Operational Amplifier. Applications. Functional Diagram. Ordering Information

Description. 5k (10k) - + 5k (10k)

Low Power, Wide Supply Range, Low Cost Unity-Gain Difference Amplifiers AD8276/AD8277


TS321 Low Power Single Operational Amplifier

High Speed, Low Noise Video Op Amp AD829

TL084 TL084A - TL084B

+5 V Powered RS-232/RS-422 Transceiver AD7306

LM386 Low Voltage Audio Power Amplifier

High-Speed, 5 V, 0.1 F CMOS RS-232 Drivers/Receivers ADM222/ADM232A/ADM242

Chapter 12: The Operational Amplifier

NTE923 & NTE923D Integrated Circuit Precision Voltage Regulator

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

LM139/LM239/LM339/LM2901/LM3302 Low Power Low Offset Voltage Quad Comparators

Description. Output Stage. 5k (10k) - + 5k (10k)

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

Op Amp Circuit Collection

LF412 Low Offset Low Drift Dual JFET Input Operational Amplifier

Precision Thermocouple Amplifiers with Cold Junction Compensation AD8494/AD8495/AD8496/AD8497

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

LM56 Dual Output Low Power Thermostat

Application Note 142 August New Linear Regulators Solve Old Problems AN142-1

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Kit 27. 1W TDA7052 POWER AMPLIFIER

PowerAmp Design. PowerAmp Design PAD135 COMPACT HIGH VOLATGE OP AMP

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

AS A Low Dropout Voltage Regulator Adjustable & Fixed Output, Fast Response

DESCRIPTION FEATURES TYPICAL APPLICATION. LT1097 Low Cost, Low Power Precision Op Amp APPLICATIONS

LM138 LM338 5-Amp Adjustable Regulators

MIC2940A/2941A. Features. General Description. Applications. Pin Configuration. 1.2A Low-Dropout Voltage Regulator

Low Noise, Low Drift Single-Supply Operational Amplifiers OP113/OP213/OP413

Dual Precision, Low Power BiFET Op Amp AD648 CONNECTION DIAGRAMS

High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203

AUDIO BALANCED LINE DRIVERS

SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS

LM380 Audio Power Amplifier

FEATURES DESCRIPTIO APPLICATIO S. LTC1451 LTC1452/LTC Bit Rail-to-Rail Micropower DACs in SO-8 TYPICAL APPLICATIO

LM134-LM234-LM334. Three terminal adjustable current sources. Features. Description

Use and Application of Output Limiting Amplifiers (HFA1115, HFA1130, HFA1135)

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

LM118/LM218/LM318 Operational Amplifiers

LM741. Single Operational Amplifier. Features. Description. Internal Block Diagram.

LM108 LM208 LM308 Operational Amplifiers

4-20mA CURRENT TRANSMITTER with Bridge Excitation and Linearization

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

INTEGRATED CIRCUITS DATA SHEET. TDA W BTL mono audio amplifier. Product specification File under Integrated Circuits, IC01

LM1084 5A Low Dropout Positive Regulators

Model AD558J AD558K AD558S 1 AD558T 1 Min Typ Max Min Typ Max Min Typ Max Min Typ Max Units

ICL V Powered, Dual RS-232 Transmitter/Receiver. Description. Features. Ordering Information. Applications. Functional Diagram.

5.5 V Input, 300 ma, Low Quiescent Current, CMOS Linear Regulator ADP122/ADP123

LM117 LM317A LM317 3-Terminal Adjustable Regulator

SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS

SPREAD SPECTRUM CLOCK GENERATOR. Features

INTEGRATED CIRCUITS DATA SHEET. TDA7000 FM radio circuit. Product specification File under Integrated Circuits, IC01

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

Features INVERTING. 0.6mA NONINVERTING INVERTING. 0.6mA NONINVERTING

160 MHz Rail-to-Rail Amplifier with Disable AD8041

TL074 TL074A - TL074B

Loop-Powered 4 20 ma Sensor Transmitter AD693

Programmable-Gain Transimpedance Amplifiers Maximize Dynamic Range in Spectroscopy Systems

SG1731/SG2731/SG3731. Description. Features. High Reliability Features. Block Diagram DC MOTOR PULSE WIDTH MODULATOR

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

FUNCTIONAL BLOCK DIAGRAM 3V TO 5V (ADC REF) ST2 ST1 TEMP V RATIO 25 C MECHANICAL SENSOR AC AMP CHARGE PUMP AND VOLTAGE REGULATOR

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

NE592 Video Amplifier

LM101A LM201A LM301A Operational Amplifiers

CA723, CA723C. Voltage Regulators Adjustable from 2V to 37V at Output Currents Up to 150mA without External Pass Transistors. Features.

PS323. Precision, Single-Supply SPST Analog Switch. Features. Description. Block Diagram, Pin Configuration, and Truth Table. Applications PS323 PS323

TSV6290, TSV6290A, TSV6291, TSV6291A

LH0091 True RMS to DC Converter

High-Speed, Low-Power, 3V/5V, Rail-to-Rail, Single-Supply Comparators MAX941/MAX942/ MAX944. General Description. Features. Ordering Information

Programmable Single-/Dual-/Triple- Tone Gong SAE 800

MC Low noise quad operational amplifier. Features. Description

Transcription:

a FEATURES Single Supply Operation Low Supply Current: 7 A Max Wide Gain Range: to Low Offset Voltage: V Max Zero-In/Zero-Out Single-Resistor Gain Set -Lead Mini-DIP and SO Packages APPLICATIONS Strain Gages Thermocouples RTDs Battery-Powered Equipment Medical Instrumentation Data Acquisition Systems PC-Based Instruments Portable Instrumentation GENERAL DESCRIPTION The AMP is a single-supply instrumentation amplifier designed to work over a + volt to ± volt supply range. It offers an excellent combination of accuracy, low power consumption, wide input voltage range, and excellent gain performance. Gain is set by a single external resistor and can be from to. Input common-mode voltage range allows the AMP to handle signals with full accuracy from ground to within volt of the positive supply. And the output can swing to within volt of the positive supply. Gain bandwidth is over 7 khz. In addition to being easy to use, the AMP draws only 7 µa of supply current. For high resolution data acquisition systems, laser trimming of low drift thin-film resistors limits the input offset voltage to under µv, and allows the AMP to offer gain nonlinearity of.% and a gain tempco of ppm/ C. A proprietary input structure limits input offset currents to less than na with drift of only pa/ C, allowing direct connection of the AMP to high impedance transducers and other signal sources. IN( ) IN(+) Precision Single Supply Instrumentation Amplifier AMP FUNCTIONAL BLOCK DIAGRAM INPUT BUFFERS REF k k R GAIN k k The AMP is specified over the extended industrial ( C to + C) temperature range. AMPs are available in plastic and ceramic DIP plus SO- surface mount packages. Contact your local sales office for MIL-STD- data sheet and availability. -Lead Epoxy DIP (P Suffix) R GAIN IN +IN V AMP PIN CONNECTIONS R GAIN 7 V+ REF -Lead Narrow-Body SO (S Suffix) R GAIN IN +IN V AMP V+ R GAIN REF Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9, Norwood, MA -9, U.S.A. Tel: 7/9-7 World Wide Web Site: http://www.analog.com Fax: 7/- Analog Devices, Inc.,

AMP SPECIFICATIONS ELECTRICAL CHARACTERISTICS (V S = V, V CM =. V, unless otherwise noted) AMPE AMPF Parameter Symbol Conditions Min Typ Max Min Typ Max Unit OFFSET VOLTAGE Input Offset Voltage V IOS µv C T A + C µv Input Offset Voltage Drift TCV IOS µv/ C Output Offset Voltage V OOS.. mv C T A + C mv Output Offset Voltage Drift TCV OOS µv/ C INPUT CURRENT Input Bias Current I B na C T A + C na Input Bias Current Drift TCI B pa/ C Input Offset Current I OS na C T A + C na Input Offset Current Drift TCI OS pa/ C INPUT Common-Mode Input Resistance GΩ Differential Input Resistance GΩ Input Voltage Range V IN.. V Common-Mode Rejection CMR V V CM. V G = db G = 7 db G = 9 db G = 9 db Common-Mode Rejection CMR V V CM. V C T A + C G = db G = 7 7 db G = 7 db G = 7 db Power Supply Rejection PSRR. V V S V C T A + C G = 9 db G = 9 db G = 9 db G = 9 db GAIN (G = K/R GAIN ) Gain Equation Accuracy G = to...7 % G = to C T A + C.. % G =..7 % Gain Range G V/V Nonlinearity G =, R L = kω. % G =, R L = kω. % G =, R L = kω. % Gain Temperature Coefficient G/ T ppm/ C OUTPUT Output Voltage Swing High V OH R L = kω... V R L = kω C T A + C.. V Output Voltage Swing Low V OL R L = kω C T A + C.. mv Output Current Limit Sink ma Source ma

AMP AMPE AMPF Parameter Symbol Conditions Min Typ Max Min Typ Max Unit NOISE Noise Voltage Density, RTI e N f = khz, G = 7 7 nv/ Hz f = khz, G = nv/ Hz f = Hz, G = nv/ Hz f = Hz, G = nv/ Hz Noise Current Density, RTI i N f = Hz, G = pa/ Hz Input Noise Voltage e N p-p. Hz to Hz, G = 7 7 µv p-p. Hz to Hz, G =.. µv p-p. Hz to Hz, G =.7.7 µv p-p DYNAMIC RESPONSE Small Signal Bandwidth BW G =, db khz POWER SUPPLY Supply Current I SY 7 7 µa C T A + C µa Specifications subject to change without notice. ELECTRICAL CHARACTERISTICS (V S = V, V CM = V, unless otherwise noted) AMPE AMPF Parameter Symbol Conditions Min Typ Max Min Typ Max Unit OFFSET VOLTAGE Input Offset Voltage V IOS µv C T A + C 9 µv Input Offset Voltage Drift TCV IOS µv/ C Output Offset Voltage V OOS mv C T A + C 9 mv Output Offset Voltage Drift TCV OOS µv/ C INPUT CURRENT Input Bias Current I B 7 na C T A + C na Input Bias Current Drift TCI B pa/ C Input Offset Current I OS na C T A + C na Input Offset Current Drift TCI OS pa/ C INPUT Common-Mode Input Resistance GΩ Differential Input Resistance GΩ Input Voltage Range V IN + + V Common-Mode Rejection CMR V V CM + V G = db G = 7 db G = 9 db G = 9 db Common-Mode Rejection CMR V V CM + V C T A + C G = db G = 7 7 db G = 7 db G = 7 db Power Supply Rejection PSRR ±. V V S ± V C T A + C G = 7 7 db G = 9 db G = 9 db G = 9 db

AMP AMPE AMPF Parameter Symbol Conditions Min Typ Max Min Typ Max Unit GAIN (G = K/R GAIN ) Gain Equation Accuracy G = to...7 % G =..7 % G = to C T A + C.. % Gain Range G V/V Nonlinearity G =, R L = kω.. % G =, R L = kω.. % G =, R L = kω.. % Gain Temperature Coefficient G/ T ppm/ C OUTPUT Output Voltage Swing High V OH R L = kω. V R L = kω C T A + C.. V Output Voltage Swing Low V OL R L = kω C T A + C.. V Output Current Limit Sink ma Source ma NOISE Noise Voltage Density, RTI e N f = khz, G = 7 7 nv/ Hz f = khz, G = nv/ Hz f = Hz, G = nv/ Hz f = Hz, G = nv/ Hz Noise Current Density, RTI i N f = Hz, G = pa/ Hz Input Noise Voltage e N p-p. Hz to Hz, G = µv p-p. Hz to Hz, G = µv p-p. Hz to Hz, G =.. µv p-p DYNAMIC RESPONSE Small Signal Bandwidth BW G =, db 7 7 khz POWER SUPPLY Supply Current I SY 7 9 9 µa C T A + C µa Specifications subject to change without notice. WAFER TEST LIMITS (V S = V, V CM =. V, unless otherwise noted) Parameter Symbol Conditions Limit Unit OFFSET VOLTAGE Input Offset Voltage V IOS µv max Output Offset Voltage V OOS mv max INPUT CURRENT Input Bias Current I B na max Input Offset Current I OS na max INPUT Common-Mode Rejection CMR V V CM. V G = db min G = 7 db min G = db min G = db min Common-Mode Rejection CMR V S = ± V, V V CM + V G = db min G = 7 db min G = db min

AMP Parameter Symbol Conditions Limit Unit G = db min Power Supply Rejection PSRR. V V S V G = db min G = 9 db min G = 9 db min G = 9 db min GAIN (G = K/R GAIN ) Gain Equation Accuracy G = to.7 % max OUTPUT Output Voltage Swing High V OH R L = kω. V min Output Voltage Swing Low V OL R L = kω. mv max POWER SUPPLY Supply Current I SY V S = ± 9 µa max 7 µa max NOTE Electrical tests and wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing. ABSOLUTE MAXIMUM RATINGS Supply Voltage.................................± V Common-Mode Input Voltage................... ± V Differential Input Voltage......................... V Output Short-Circuit Duration to GND.......... Indefinite Storage Temperature Range DICE CHARACTERISTICS R GAIN R GAIN P, S Package........................ C to + C Operating Temperature Range AMPE, F......................... C to + C Junction Temperature Range P, S Package........................ C to + C Lead Temperature Range (Soldering, sec)........ C IN +IN 7 V+ V Package Type JA JC Unit -Lead Plastic DIP (P) C/W -Lead SOIC (S) C/W NOTES Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. For supply voltages less than ± V, the absolute maximum input voltage is equal to the supply voltage. θ JA is specified for the worst case conditions, i.e., θ JA is specified for device in socket for a P-DIP package; θ JA is specified for device soldered in circuit board for SOIC package. REF AMP Die Size.7.99 inch, 7, sq. mils. Substrate (Die Backside) Is Connected to V+. Transistor Count,.

AMP APPLICATIONS Common-Mode Rejection The purpose of the instrumentation amplifier is to amplify the difference between the two input signals while ignoring offset and noise voltages common to both inputs. One way of judging the device s ability to reject this offset is the common-mode gain, which is the ratio between a change in the common-mode voltage and the resulting output voltage change. Instrumentation amplifiers are often judged by the common-mode rejection ratio, which is equal to log of the ratio of the user-selected differential signal gain to the common-mode gain, commonly called the CMRR. The AMP offers excellent CMRR, guaranteed to be greater than 9 db at gains of or greater. Input offsets attain very low temperature drift by proprietary lasertrimmed thin-film resistors and high gain amplifiers. Input Common-Mode Range Includes Ground The AMP employs a topology (Figure ) that uniquely allows the common-mode input voltage to truly extend to zero volts where other instrumentation amplifiers fail. To illustrate, take for example the single supply, gain of instrumentation amplifier as in Figure. As the inputs approach zero volts, in order for the output to go positive, amplifier A s output (V OA ) must be allowed to go below ground, to.9 volts. Clearly this is not possible in a single supply environment. Consequently this instrumentation amplifier configuration s input common-mode voltage cannot go below about. volts. In comparison, the AMP has no such restriction. Its inputs will function with a zero-volt common-mode voltage. Input Common-Mode Voltage Below Ground Although not tested and guaranteed, the AMP inputs are biased in a way that they can amplify signals linearly with commonmode voltage as low as. volts below ground. This holds true over the industrial temperature range from C to + C. Extended Positive Common-Mode Range On the high side, other instrumentation amplifier configurations, such as the three op amp instrumentation amplifier, can have severe positive common-mode range limitations. Figure shows an example of a gain of amplifier, with an input commonmode voltage of volts. For this circuit to function, V OB must swing to. volts in order for the output to go to. volts. Clearly no op amp can handle this swing range (given a V supply) as the output will saturate long before it reaches the supply rails. Again the AMP s topology does not have this limitation. Figure illustrates the AMP operating at the same common-mode conditions as in Figure. None of the internal nodes has a signal high enough to cause amplifier saturation. As a result, the AMP can accommodate much wider commonmode range than most instrumentation amplifiers..v.v A k V R V OA A V OB R k.v B R R.V k IN( ) IN(+) INPUT BUFFERS R GAIN Figure. Gain =, Three Op Amp Instrumentation Amplifier k k. A k k REF.V.V.V A +V k +V V. A V Figure. Functional Block Diagram V.V k k.v + V IN V A V OA B V OB Figure. Gain =, AMP k V k k.9v.v.7 A. A.7 A 7 k Figure. Gain = Instrumentation Amplifier

AMP Programming the Gain The gain of the AMP is programmed by the user by selecting a single external resistor R GAIN : Gain = kω/r GAIN The output voltage is then defined as the differential input voltage times the gain. = (V IN+ V IN ) Gain In single supply systems, offsetting the ground is often desired for several reasons. Ground may be offset from zero to provide a quieter signal reference point, or to offset zero to allow a unipolar signal range to represent both positive and negative values. In noisy environments such as those having digital switching, switching power supplies or externally generated noise, ground may not be the ideal place to reference a signal in a high accuracy system. Often, real world signals such as temperature or pressure may generate voltages that are represented by changes in polarity. In a single supply system the signal input cannot be allowed to go below ground, and therefore the signal must be offset to accommodate this change in polarity. On the AMP, a reference input pin is provided to allow offsetting of the input range. The gain equation is more accurately represented by including this reference input. = (V IN+ V IN ) Gain + V REF Grounding The most common problems encountered in high performance analog instrumentation and data acquisition system designs are found in the management of offset errors and ground noise. Primarily, the designer must consider temperature differentials and thermocouple effects due to dissimilar metals, IR voltage drops, and the effects of stray capacitance. The problem is greatly compounded when high speed digital circuitry, such as that accompanying data conversion components, is brought into the proximity of the analog section. Considerable noise and error contributions such as fast-moving logic signals that easily propagate into sensitive analog lines, and the unavoidable noise common to digital supply lines must all be dealt with if the accuracy of the carefully designed analog section is to be preserved. Besides the temperature drift errors encountered in the amplifier, thermal errors due to the supporting discrete components should be evaluated. The use of high quality, low-tc components where appropriate is encouraged. What is more important, large thermal gradients can create not only unexpected changes in component values, but also generate significant thermoelectric voltages due to the interface between dissimilar metals such as lead solder, copper wire, gold socket contacts, Kovar lead frames, etc. Thermocouple voltages developed at these junctions commonly exceed the TCV OS contribution of the AMP. Component layout that takes into account the power dissipation at critical locations in the circuit and minimizes gradient effects and differential common-mode voltages by taking advantage of input symmetry will minimize many of these errors. High accuracy circuitry can experience considerable error contributions due to the coupling of stray voltages into sensitive areas, including high impedance amplifier inputs which benefit from such techniques as ground planes, guard rings, and shields. Careful circuit layout, including good grounding and signal routing practice to minimize stray coupling and ground loops is recommended. Leakage currents can be minimized by using high quality socket and circuit board materials, and by carefully cleaning and coating complete board assemblies. As mentioned above, the high speed transition noise found in logic circuitry is the sworn enemy of the analog circuit designer. Great care must be taken to maintain separation between them to minimize coupling. A major path for these error voltages will be found in the power supply lines. Low impedance, load related variations and noise levels that are completely acceptable in the high thresholds of the digital domain make the digital supply unusable in nearly all high performance analog applications. The user is encouraged to maintain separate power and ground between the analog and digital systems wherever possible, joining only at the supply itself if necessary, and to observe careful grounding layout and bypass capacitor scheduling in sensitive areas. Input Shield Drivers High impedance sources and long cable runs from remote transducers in noisy industrial environments commonly experience significant amounts of noise coupled to the inputs. Both stray capacitance errors and noise coupling from external sources can be minimized by running the input signal through shielded cable. The cable shield is often grounded at the analog input common, however improved dynamic noise rejection and a reduction in effective cable capacitance is achieved by driving the shield with a buffer amplifier at a potential equal to the voltage seen at the input. Driven shields are easily realized with the AMP. Examination of the simplified schematic shows that the potentials at the gain set resistor pins of the AMP follow the inputs precisely. As shown in Figure, shield drivers are easily realized by buffering the potential at these pins by a dual, single supply op amp such as the OP. Alternatively, applications with single-ended sources or that use twisted-pair cable could drive a single shield. To minimize error contributions due to this additional circuitry, all components and wiring should remain in proximity to the AMP and careful grounding and bypassing techniques should be observed. / OP / OP Figure. Cable Shield Drivers 7

AMP Compensating for Input and Output Errors To achieve optimal performance, the user needs to take into account a number of error sources found in instrumentation amplifiers. These consist primarily of input and output offset voltages and leakage currents. The input and output offset voltages are independent from one another, and must be considered separately. The input offset component will of course be directly multiplied by the gain of the amplifier, in contrast to the output offset voltage that is independent of gain. Therefore, the output error is the dominant factor at low gains, and the input error grows to become the greater problem as gain is increased. The overall equation for offset voltage error referred to the output (RTO) is: V OS (RTO) = (V IOS G) + V OOS where V IOS is the input offset voltage and V OOS the output offset voltage, and G is the programmed amplifier gain. The change in these error voltages with temperature must also be taken into account. The specification TCV OS, referred to the output, is a combination of the input and output drift specifications. Again, the gain influences the input error but not the output, and the equation is: TCV OS (RTO) = (TCV IOS G) + TCV OOS In some applications the user may wish to define the error contribution as referred to the input, and treat it as an input error. The relationship is: TCV OS (RTI) = TCV IOS + (TCV OOS / G) The bias and offset currents of the input transistors also have an impact on the overall accuracy of the input signal. The input leakage, or bias currents of both inputs will generate an additional offset voltage when flowing through the signal source resistance. Changes in this error component due to variations with signal voltage and temperature can be minimized if both input source resistances are equal, reducing the error to a common-mode voltage which can be rejected. The difference in bias current between the inputs, the offset current, generates a differential error voltage across the source resistance that should be taken into account in the user s design. In applications utilizing floating sources such as thermocouples, transformers, and some photo detectors, the user must take care to provide some current path between the high impedance inputs and analog ground. The input bias currents of the AMP, although extremely low, will charge the stray capacitance found in nearby circuit traces, cables, etc., and cause the input to drift erratically or to saturate unless given a bleed path to the analog common. Again, the use of equal resistance values will create a common input error voltage that is rejected by the amplifier. Reference Input The V REF input is used to set the system ground. For dual supply operation it can be connected to ground to give zero volts out with zero volts differential input. In single supply systems it could be connected either to the negative supply or to a pseudoground between the supplies. In any case, the REF input must be driven with low impedance. Noise Filtering Unlike most previous instrumentation amplifiers, the output stage s inverting input (Pin ) is accessible. By placing a capacitor across the AMP s feedback path (Figure, Pins and ) IN( ) IN(+) INPUT BUFFERS REF k k R GAIN k C EXT k LP = (k ) C EXT Figure. Noise Band Limiting a single-pole low-pass filter is produced. The cutoff frequency (f LP ) follows the relationship: f LP = π ( kω) C EXT Filtering can be applied to reduce wide band noise. Figure 7a shows a Hz low-pass filter, gain of for the AMP. Figures 7b and 7c illustrate the effect of filtering on noise. The photo in Figure 7b shows the output noise before filtering. By adding a. µf capacitor, the noise is reduced by about a factor of as shown in Figure 7c. +V V k. F Figure 7a. Hz Low-Pass Filter 9 % mv ms Figure 7b. Unfiltered AMP Output

AMP 9 % mv Figure 7c. Hz Low-Pass Filtered Output Power Supply Considerations In dual supply applications (for example ± V) if the input is connected to a low resistance source less than Ω, a large current may flow in the input leads if the positive supply is applied before the negative supply during power-up. A similar condition may also result upon a loss of the negative supply. If these conditions could be present in you system, it is recommended that a series resistor up to kω be added to the input leads to limit the input current. This condition can not occur in a single supply environment as losing the negative supply effectively removes any current return path. Offset Nulling in Dual Supply Offset may be nulled by feeding a correcting voltage at the V REF pin (Pin ). However, it is important that the pin be driven with a low impedance source. Any measurable resistance will degrade the amplifier s common-mode rejection performance as well as its gain accuracy. An op amp may be used to buffer the offset null circuit as in Figure. INPUT + V R G AMP V+ 7 V REF *OP9 FOR LOW POWER OP FOR LOW DRIFT V s OUTPUT +V +V k * V mv ADJ RANGE k V Figure. Offset Adjust for Dual Supply Applications Offset Nulling in Single Supply Nulling the offset in single supply systems is difficult because the adjustment is made to try to attain zero volts. At zero volts out, the output is in saturation (to the negative rail) and the output voltage is indistinguishable from the normal offset error. Consequently the offset nulling circuit in Figure 9 must be used with caution. First, the potentiometer should be adjusted to cause the output to swing in the positive direction; then adjust it in the reverse direction, causing the output to swing toward ground, until the output just stops changing. At that point the output is at the saturation limit. INPUT R G AMP 7 OP V OUTPUT k Figure 9. Offset Adjust for Single Supply Applications Alternative Nulling Method An alternative null correction technique is to inject an offset current into the summing node of the output amplifier as in Figure. This method does not require an external op amp. However, the drawback is that the amplifier will move off its null as the input common-mode voltage changes. It is a less desirable nulling circuit than the previous method. IN( ) IN(+) INPUT BUFFERS REF k V+ k R GAIN k k Figure. Current Injection Offsetting Is Not Recommended V V 9

AMP APPLICATION CIRCUITS Low Power Precision Single Supply RTD Amplifier Figure shows a linearized RTD amplifier that is powered from a single volt supply. However, the circuit will work up to volts without modification. The RTD is excited by a µa constant current that is regulated by amplifier A (OP9). The. volts reference voltage used to generate the constant current is divided down from the. volt reference. The AMP amplifies the bridge output to a mv/ C output coefficient. R BALANCE R.7k RTD R SENSE k R.7k R / A OP9 R7 k R.k V C. F.V R.k.V OUT REF IN GND R 7 AMP 7 V / B OP9 V C. F R9 R FULL-SCALE ADJ C.7 F.V ( C TO C) k LINEARITY ADJ. (@/ FS) NOTES: ALL RESISTORS.%, PPM/ C ALL POTENTIOMETERS PPM/ C Figure. Precision Single Supply RTD Thermometer Amplifier The RTD is linearized by feeding a portion of the signal back to the reference circuit, increasing the reference voltage as the temperature increases. When calibrated properly, the RTD s nonlinearity error will be canceled. To calibrate, either immerse the RTD into a zero-degree ice bath or substitute an exact Ω resistor in place of the RTD. Then adjust bridge BALANCE potentiometer R for a volt output. Note that a volt output is also the negative output swing limit of the AMP powered with a single supply. Therefore, be sure to adjust R to first cause the output to swing positive and then back off until the output just stops swinging negatively. Next, set the LINEARITY ADJ potentiometer to the midrange. Substitute an exact 7. Ω resistor (equivalent to C temperature) in place of the RTD. Adjust the FULL-SCALE potentiometer for a. volts output. Finally substitute a 7. Ω resistor (equivalent to C temperature), and adjust the LINEARITY ADJ potentiometer for a. volts at the output. Repeat the full-scale and the half-scale adjustments as needed. When properly calibrated, the circuit achieves better than ±. C accuracy within a temperature measurement range from C to C. Precision - ma Loop Transmitter with Noninteractive Trim Figure shows a full bridge strain gage transducer amplifier circuit that is powered off the - ma current loop. The AMP amplifies the bridge signal differentially and is converted to a current by the output amplifier. The total quiescent current drawn by the circuit, which includes the bridge, the amplifiers, and the resistor biasing, is only a fraction of the ma null current that flows through the current-sense resistor R SENSE. The voltage across R SENSE feeds back to the OP9 s input, whose common-mode is fixed at the current summing reference voltage, thus regulating the output current. With no bridge signal, the ma null is simply set up by the kω NULL potentiometer plus the 97 kω resistors that inject an offset that forces an mv drop across R SENSE. At a mv full-scale bridge voltage, the AMP amplifies the voltage-to-current converter for a full-scale of ma at the output. Since the OP9 s input operates at a constant volt common-mode voltage, the null and the span adjustments do not interact with one another. Calibration is simple and easy with the NULL adjusted first, followed by SPAN adjust. The entire circuit can be remotely placed, and powered from the - ma -wire loop. STRAIN GAGE BRIDGE mv FS U.V ma NULL REF OUT N.9k GND. F k 7 k 97k U -TURN 97.k 7 AMP k U % B OP9 TP9A ma SPAN HP - pf. F N +V S.k k % V TO V UNLESS OTHERWISE SPECIFIED, ALL RESISTORS % OR BETTER POTENTIOMETER < PPM/ C.k R SENSE -ma R LOAD I NULL + I SPAN Figure. Precision - ma Loop Transmitter Features Noninteractive Trims

AMP - ma Loop Receiver At the receiving end of a - ma loop, the AMP makes a convenient differential receiver to convert the current back to a usable voltage (Figure ). The - ma signal current passes through a Ω sense resistor. The voltage drop is differentially amplified by the AMP. The ma offset is removed by the offset correction circuit. ma TRANSMITTER ma ma POWER SUPPLY % +V N k k 7. F AMP k.v FS.V WIRE RESISTANCE V V 7k OP77 AD9 k Figure. -to- ma Line Receiver Low Power, Pulsed Load-Cell Amplifier Figure shows a Ω load cell that is pulsed with a low duty cycle to conserve power. The OP9 s rail-to-rail output capability allows a maximum voltage of volts to be applied to the bridge. The bridge voltage is selectively pulsed on when a measurement is made. A negative-going pulse lasting ms should be applied to the MEASURE input. The long pulsewidth is necessary to allow ample settling time for the long time constant of the low-pass filter around the AMP. A much faster settling time can be achieved by omitting the filter capacitor. / OP9 V k IN k OUT REF GND Single Supply Programmable Gain Instrumentation Amplifier Combining with the single supply ADG quad analog switch, the AMP makes a useful programmable gain amplifier that can handle input and output signals at zero volts. Figure shows the implementation. A logic low input to any of the gain control ports will cause the gain to change by shorting a gainset resistor across AMP s Pins and. Trimming is required at higher gains to improve accuracy because the switch ONresistance becomes a more significant part of the gain-set resistance. The gain of setting has two switches connected in parallel to reduce the switch resistance. GAIN CONTROL F V TO V GAIN OF GAIN OF GAIN OF INPUT WR. F 9 7 ADG R G R G V+ V REF AMP 7.9k k 7. F V TO V. F Figure. Single Supply Programmable Gain Instrumentation Amplifier The switch ON resistance is lower if the supply voltage is volts or higher. Additionally, the overall amplifier s temperature coefficient also improves with higher supply voltage. V N9 k N MEASURE 7 AMP. F Figure. Pulsed Load Cell Bridge Amplifier

AMP BASED ON UNITS RUNS V CM =.V BASED ON UNITS RUNS V CM = V NUMBER OF UNITS NUMBER OF UNITS INPUT OFFSET VOLTAGE V Figure. Input Offset (V IOS ) Distribution @ V.......... INPUT OFFSET VOLTAGE mv Figure 9. Input Offset (V IOS ) Distribution @ ± V UNITS V CM =.V UNITS V CM = V NUMBER OF UNITS NUMBER OF UNITS...7....7... TCV IOS V/ C Figure 7. Input Offset Drift (TCV IOS ) Distribution @ V...7....7... TCV IOS V/ C Figure. Input Offset Drift (TCV IOS ) Distribution @ ± V BASED ON UNITS RUNS V CM =.V BASED ON UNITS RUNS V CM = V NUMBER OF UNITS NUMBER OF UNITS.......... OUTPUT OFFSET mv Figure. Output Offset (V OOS ) Distribution @ V OUTPUT OFFSET mv Figure. Output Offset (V OOS ) Distribution @ ± V

AMP UNITS V CM = V UNITS V CM = V NUMBER OF UNITS NUMBER OF UNITS TCV OOS V/ C Figure. Output Offset Drift (TCV OOS ) Distribution @ V TCV OOS V/ C Figure. Output Offset Drift (TCV OOS ) Distribution @ ± V OUTPUT VOLTAGE SWING Volts....... R L = k R L = k TEMPERATURE C R L = k Figure. Output Voltage Swing vs. Temperature @ V 7 +OUTPUT SWING Volts OUTPUT SWING Volts........7..9.. R L = k R L = k R L = k R L = k TEMPERATURE C R L = k R L = k Figure. Output Voltage Swing vs. Temperature @ + V 7, V CM =.V, V CM = V, V CM =.V, V CM = V INPUT BIAS CURRENT na V S = V INPUT OFFSET CURRENT na V S = V 7 TEMPERATURE C Figure. Input Bias Current vs. Temperature 7 TEMPERATURE C Figure 7. Input Offset Current vs. Temperature

AMP G = G = VOLTAGE GAIN db G = G = OUTPUT IMPEDANCE V S = V k k k M FREQUENCY Hz Figure. Closed-Loop Voltage Gain vs. Frequency k k k FREQUENCY Hz Figure. Closed-Loop Output Impedance vs. Frequency COMMON-MODE REJECTION db G = G = V CM = V p-p G = COMMON-MODE REJECTION db 9 7 V CM = V p-p k k k FREQUENCY Hz Figure 9. Common-Mode Rejection vs. Frequency k VOLTAGE GAIN G Figure. Common-Mode Rejection vs. Voltage Gain POWER SUPPLY REJECTION db G = G = V S = V G = POWER SUPPLY REJECTION db G = G = V S = V G = k k k M FREQUENCY Hz Figure. Positive Power Supply Rejection vs. Frequency k k k M FREQUENCY Hz Figure. Negative Power Supply Rejection vs. Frequency

AMP k = Hz k = khz VOLTAGE NOISE nv/ Hz VOLTAGE NOISE nv/ Hz k VOLTAGE GAIN G Figure. Voltage Noise Density vs. Gain k VOLTAGE GAIN G Figure 7. Voltage Noise Density vs. Gain, f = khz VOLTAGE NOISE DENSITY nv/ Hz G = 9 % mv s k k FREQUENCY Hz Figure. Voltage Noise Density vs. Frequency V S = V, GAIN =,. TO Hz BANDPASS Figure. Input Noise Voltage SUPPLY CURRENT A V S = V OUTPUT VOLTAGE V 7 TEMPERATURE C Figure. Supply Current vs. Temperature k k k LOAD RESISTANCE Figure 9. Maximum Output Voltage vs. Load Resistance

AMP OUTLINE DIMENSIONS. (.). (9.7). (9.). (.) MAX. (.). (.). (.9). (.). (.). (.). (.) BSC. (7.). (.). (.). (.) MIN SEATING PLANE. (.) MIN. (.) MAX. (.) GAUGE PLANE. (.). (7.7). (7.). (.9) MAX.9 (.9). (.). (.9). (.). (.). (.).7 (.7). (.). (.) COMPLIANT TO JEDEC STANDARDS MS- CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure. -Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-) Dimensions shown in inches and (millimeters) 7-A. (.9). (.9). (.7). (.97). (.). (.). (.9). (.) COPLANARITY. SEATING PLANE.7 (.) BSC.7 (.). (.). (.). (.). (.9).7 (.7). (.9). (.99).7 (.). (.7) COMPLIANT TO JEDEC STANDARDS MS--AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure. -Lead Standard Small Outline Package [SOIC_N] Narrow-Body (R-) Dimensions shown in inches and (millimeters) 7-A Rev. C Page

ORDERING GUIDE Model Temperature Range Package Description Package Option AMPEPZ C to + C -Lead Plastic Dual In-Line Package [PDIP] N- AMPESZ C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPESZ-R7 C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPFPZ C to + C -Lead Plastic Dual In-Line Package [PDIP] N- AMPFS C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPFS-REEL7 C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPFSZ C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPFSZ-R7 C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPFSZ-RL C to + C -Lead Standard Small Outline Package [SOIC_N] R- AMPGBC C Die Z = RoHS Compliant Part. AMP REVISION HISTORY / Rev. B to Rev. C Changes to Absolute Maximum Ratings... Change to Input Common-Mode Range Includes Ground Section... Updated Outline Dimensions... Changes to Ordering Guide... 7 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D--/(C) Rev. C Page 7