Secure Dual Interface PKI Smart Card Controller
|
|
|
- Charla Cain
- 10 years ago
- Views:
Transcription
1 Secure Dual Interface PKI Smart Card Controller Rev October 2004 Short Form Specification 1. General description 1.1 Family description Philips Semiconductors SmartMX (Memory extension) multiple interface option platform features a significantly enhanced smart card IC architecture. New powerful opcodes are available beyond the compatible classic 80C51 instruction set. The SmartMX family manufactured in most advanced CMOS 0.18 µm 5 metal layer technology is positioned to service high volume, mono- and multi-application markets such as egovernment (e.g. Smart Passport), banking/finance, mobile communications, public transportation, pay TV, conditional access and network access. SmartMX enables the easy implementation of state-of-the-art operating systems and open platform solutions including Java Card Global Platform and MULTOS by offering optimized features like linear addressing and an enhanced instruction set together with the highest levels of security. Within its targeted segments, the new platform is the most advanced solution available, combining exceptionally powerful co-processors for public and secret key encryption supporting RSA, ECC, DES and AES, with the high security, ultra low power, performance optimized design concept of Philips Semiconductors handshaking technology. For further details on general SmartMX platform features please refer to the SmartMX platform features short form specification. 1.2 Description device 72 Kbytes EEPROM 160 Kbytes User ROM 4608 bytes RAM PKI (Public Key Infrastructure) co-processor (RSA, ECC) Dual / Triple key DES-3 co-processor AES co-processor ISO/IEC 7816 contact interface ISO/IEC 14443A contactless interface USB 2.0 Low Speed contact Interface EEPROM data retention time: 20 years minimum The is a Secure PKI Smart Card Controller of the SmartMX platform featuring 160 Kbytes of ROM, 4608 bytes of RAM and 72 Kbytes of EEPROM, which can be used as data memory and as program memory. Additionally a USB 2.0 (Low Speed) interface is available thus the device is called a Secure Triple Interface Smart Card Controller. The non-volatile memory consists of high reliability memory cells to guarantee data integrity, which is especially important when the EEPROM is used as program memory.
2 Operated both in contact mode (ISO/IEC 7816) and in contactless mode (ISO/IEC 14443) the user defines the final function of the chip with his chip operating system (COS). This allows the same level of security, functionality and flexibility for the contact interface as well as for the contactless interface. The field proven RF interface technology (according ISO/IEC ) is well established in all products of the MIFARE interface platform and provides reliable communication and secure processing, even in electro-magnetically harsh environments like in buses or train stations. Compatibility with existing MIFARE reader infrastructure and the optional free of charge emulation modes of MIFARE 1K and MIFARE 4K enable fast system integration and backward compatibility of standard MIFARE and ProX family based cards. Bi-directional communication with the contact interface of the device can be performed through three serial IOs. These IOs are under full control of the application software in order to allow conditional controlled access to the different internal memories. The On-chip hardware is software controlled via Special Function Registers (SFRs). Their function and usage is described in the respective sections of this specification as the SFRs are correlated to the activities of the CPU, Interrupt, IO, EEPROM, Timers, etc. The provides two power saving modes with reduced activity: the IDLE and the SLEEP or CLOCKSTOP Mode. These two modes are activated by software. The device operates either with a single 1.8V, 3 V or 5 V power supply at a maximum external clock frequency of 10 MHz supplied by the contact pads (internally up to 30 MHz) or with a power supply generated from the RF-field emitted by an RF-reader The Contact Interface Operating in accordance with ISO/IEC 7816, the SmartMX contact interface is supported by a built in UART, which enables data rates of up to 1Mbit/s allowing for the automatic generation of all typical baud rates and supports transmission protocols T=0 and T= The USB 2.0 (Low Speed) Interface SmartMX is the first product platform of its kind to provide a fully integrated USB interface based on the USB 2.0 (Low Speed) standardsmartmx making SmartMX based IC cards Plug and Play compatible with the whole PC world without the use of complex reader devices or extra external components. The USB interface uses the ISO contact module and works via a 4-wire connection to any PC supporting hot Plug and Play. The card automatically recognizes an ISO or USB environment and is able to work with external frequency of up to 6 MHz or internal clock generation. The use of USB interfaces on smart cards is currently in the process of becoming standardized within ISO/IEC Short Form Specification Rev October of 12
3 1.2.3 Different Configurations of the Depending on the application requirements the can be configured according to options described in the data sheet chapter ORDER ENTRY FORM. There are three different configurations (A, B1 and B4) possible as shown in Table [1]. The MIFARE option configuration has impact on the access conditions for the EEPROM and influences the User OS development. Note that the contactless interface can be used in any of the following configurations to communicate via any protocol (T=CL as specified in ISO/IEC or a self defined protocol), also concurrently to the MIFARE protocol available in configuration B1 and B Configuration A In configuration A all memory resources are available and under full control of the dual interface User OS. No MIFARE functionality is available Configuration B1 In configuration B1 the contactless MIFARE Classic OS provided by Philips is implemented on the. 1 Kbyte of the EEPROM can be accessed by the MIFARE Classic OS offering the same command set and functionality as a MIFARE 1K hardwired logic chip. The access conditions for the user OS to the MIFARE memory area can be configured via the so called ACM (Access condition matrix). The MIFARE Classic OS offers a backward compatibility to support existing infrastructure based on the MIFARE Classic functionality Configuration B4 In configuration B4 the MIFARE Classic OS provided by Philips Semiconductors offers the same functionality and command set as the MIFARE 4K hardwired chip. This emulation offers the possibility to access 4 Kbytes of EEPROM memory using the MIFARE command set. Access rights for the user OS and the MIFARE 4K emulation on accessing the EEPROM memory can be configured via the so called ACM (Access Condition Matrix). For secure separation of the user OS and the MIFARE OS a dedicated built in hardware protection controls the access to the EEPROM, RAM and ROM. For detailed explanation of MIFARE 1K and MIFARE 4K functionality please refer also to the following documents: MIFARE MF CM500 Product Specification MIFARE Standard IC MF1 ICS50 Functional Specification MIFARE Standard 4 Kbytes Card IC MF1 ICS70 Short Form Specification Rev October of 12
4 Table 1: Configurations of the Configuration EEPROM A 72 Kbytes for access with user OS B1 71 Kbytes for access with user OS via EEPROM SFR 1 Kbyte for access with MIFARE Classic OS and user OS [1] B4 68 Kbytes for access with user OS via EEPROM SFR 4 Kbytes for access with MMIFARE Classic OS and user OS [1] [1] In configuration B1 and B4 the MIFARE OS allocates 128 bytes of the RAM. CONFIGURATION A CONFIGURATION B CONFIGURATION B4 RAM 4608 bytes RAM 4480 bytes RAM 4480 bytes 128 bytes MIFARE OS 128 bytes MIFARE OS EEPROM 72 Kbytes EEPROM 71 Kbytes 1 Kbytes MIFARE OS EEPROM 68 Kbytes 4 Kbytes MIFARE OS ROM 160 Kbytes ROM 160 Kbytes ROM 160 Kbytes Fig 1. Configurations of the. Short Form Specification Rev October of 12
5 2. Features 2.1 Product Specific Features 72 Kbytes EEPROM (including 192 bytes reserved manufacturer/security area) 160 Kbytes User ROM 4608 bytes RAM 256 bytes IRAM + 3 Kbytes CXRAM 1280 bytes FXRAM usable for FameXE Memory Management and Protection Unit for more details see 2.2. Security Features USB 2.0 (Low Speed) contact interface acc. ISO/IEC Contactless Interface Unit (CIU) fully compatible with ISO/IEC14443A fully supports the T=CL protocol acc. ISO/IEC Data Transfer rates supported (106/212/424 kbit/s) MIFARE RF contactless interface acc. ISO/IEC MHz operating frequency Reliable communication due to 100% ASK High speed (106/212/424 kbit/s, efficient frame support) True anticollision High speed CRC co-processor according to CCITT MIFARE reader infrastructure compatibility High speed DES-3 co-processor (64 bit parallel processing DES engine) High speed AES co-processor (128 bit parallel processing AES engine) PKI Co-processor FameXE The major Public Key Cryptosystems like RSA, El Gamal, DSS, Diffie-Hellmann, Guillou-Quisquater, Fiat-Shamir and Elliptic Curve are supported 4096 bits maximum key length for RSA with randomly chosen modulus 32-bit interface Boolean operations for acceleration of standard, symmetric cipher algorithms Performance example: RSA Modular Exponentation (Straight forward) < 35 ms (2048 bit key length and 17 bit exponent) Optional free of charge MIFARE 1K and MIFARE 4K functionality 2 additional IO ports IO2 and IO3 for full-duplex serial data communication Short Form Specification Rev October of 12
6 2.2 Security Features Enhanced Security Sensors Low / high clock frequency sensor Low / high temperature sensor Single Fault Injection (SFI) attack detection Light sensors Electronic fuses for safeguarded mode control Unique ID for each die Clock Input Filter for protection against spikes Power-up / Power-down reset Optional programmable Card Disable feature Memory Security (encryption and physical measures) for RAM, EEPROM and ROM Memory Management and Protection Unit (MMU) Secure multi application operating systems via two different operation modes - System Mode and Application Mode OS controlled access restriction mechanism to pheripherals in Application Mode Memory mapping up to 8 Mbytes Code memory Memory mapping up to 8 Mbytes (-64K) Data memory Optional disabling of ROM read instructions by code executed in EEPROM Optional disabling of any code execution out of RAM EEPROM programming: No external clock Hardware sequencer controlled On-chip high voltage generation Enhanced error correction mechanism 64 or 128 EEPROM bytes for customer-defined Security FabKey. Featuring batch-, wafer- or die-individual security data, incl. encrypted diversification features on request 14 bytes User Write Protected Security area in EEPROM (byte access, inhibit functionality per byte) 32 bytes Write Once Security area in EEPROM (bit access) 32 bytes User Read Only area in EEPROM (byte access) Customer specific EEPROM initialization optional Short Form Specification Rev October of 12
7 2.3 Family Standard Features Dedicated Secure_MX51 Smart Card CPU (Memory extended / enhanced 80C51) 0.18 µ 5 metal layer CMOS technology operating in contact and contactless mode (dependent on family type option) featuring a 24 bit universal memory space, 24 bit program counter combined universal program/data linear address range up to 16 Mbyte additional instructions to improve - pointer operations - performance - code density of both C and Java source code Low power / low voltage design using Philips handshaking technology Development and portation support of existing P8WE / P8RF family masks Multiple source vectorized interrupt system with four priority levels Watch exception provides for software debugging facility Multiple source RESET system Two 16-bit timers High reliable EEPROM for both data storage and program execution Bytewise EEPROM programming and read access EEPROM endurance: up to 500 k programming cycles per byte EEPROM data retention time: 20 years minimum Versatile EEPROM programming of 1 to 64 byte at a time Typical EEPROM page erasing time: 2.5 ms Typical EEPROM page programming time: 1.5 ms Power-saving IDLE Mode Wake-up from IDLE Mode by RESET or any activated interrupt Power-saving SLEEP (power down) Mode or CLOCKSTOP Mode Wake-up from SLEEP or CLOCKSTOP Mode by RESET or External Interrupt Contact configuration and serial interface according to ISO/IEC 7816: GND, VCC, CLK, RST, IO1 ISO/IEC 7816 UART supporting standard protocols T=0 and T=1 as well as high speed personalization at 1Mbit/s External or internally generated configurable CPU clock 1 MHz to 10 MHz operating external clock frequency range Internal CPU clock up to 30 MHz with synchronous operation Internal clocking independent of externally applied frequency High speed Triple-DES co-processor (two or three keys loadable) DES3 performance < 50 µs High speed 16 bit CRC Engine according to CCITT polynom definition Low power Random Number Generator (RNG) in hardware, FIPS140-2 compliant 1.62V to 5.5V extended operating voltage range for class C, B and A -25 to +85 C operating ambient temperature range Short Form Specification Rev October of 12
8 2.4 Design-in Support 3. Ordering information Approved Development Tool Chain Keil PK51 development tool package incl. Vision2/dScopeC51 simulator, additional specific hardware drivers incl. simulation of contactless interface and ISO/IEC 7816 card interface board. A SmartMX DBox allows software debugging and integration tests. ( Ashling Ultra-Emulator platform, stand alone ROM prototyping boards and ISO/IEC 7816 and ISO/IEC14443 card interface board. Code coverage and performance measurement software tools for real time software testing. ( Dual Interface dummy modules OM6711 (PDM SOT658) with special antenna bonding on C4 and C8 for testing the implanting process and antenna connection. Software Libraries Libraries supporting contactless communication according to ISO/IEC 14443, Part 3 and 4 USB 2.0 (Low Speed) Basic Library Support EEPROM Read / Write routines Table 2: Type number Ordering information Package Name Description Version EW1/Tvsrrffo FFC sawn wafer 150 µ on film frame carrier - EV0/Tvsrrffo Module Dual Interface Modules on super 35 mm format (8-contact) SOT658 BA3 EV1/Tvsrrffo Module Dual Interface Modules on super 35 mm format (8-contact) with SOT658 BA3 Antenna connected to C4/C8 EV3/Tvsrrffo Module pure contactless module MOB2 on super 35 mm format SOT500 AA3 Short Form Specification Rev October of 12
9 4. Block diagram LA ROM EEPROM RAM LB RF INTERFACE CIU ISO Kbytes PROGRAM MEMORY 72 Kbytes DATA & PROGRAM MEMORY 4608 bytes DATA MEMORY FameXE enhanced PUBLIC KEY CO- IO1 IO2 IO3 PROGRAMM- ABLE IO 1,2,3 UART ISO 7816 Memory Management Unit (MMU) PROCESSOR e.g. RSA, ECC DP USB D+, D- USB 2.0 (Low Speed) DM SECURE_MX51 CPU CLK CLOCK FILTER CLOCK GENERATION TIMERS TRIPLE-DES CO-PROCESSOR AES CO-PROCESSOR RST SECURTIY SENSORS RESET GENERATION VOLTAGE REGULATOR 16 BIT T0 16 BIT T1 CRC16 Fast RNG VDD VSS ISO 7816 Triple Interface ( Standard ) VDD C1 C5 VSS CONTACTS Symbol Symbol Description C1 VCC VDD Power supply voltage input RST C2 C6 N.C. C2 RST RST Reset input, active LOW LA* LB* C3 CLK CLK Clock input CLK C3 C7 IO1 C4 - N.C. not connected C5 GND VSS Ground (reference voltage) input N.C. C4 C8 N.C. C6 VPP N.C. not connected C7 IO IO1 Input/Output #1 for serial data C8 - N.C. not connected * Antenna contacts are placed on module backside - - LA antenna coil connection - - LB antenna coil connection Note: IO2, IO3 and assignments on request. Fig 2. Block diagram. Short Form Specification Rev October of 12
10 5. Limiting values Table 3: Absolute maximum ratings [1] In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit V DD Supply voltage V V I Input voltage on any signal pad -0.5 V DD +0.5 V I I ; I O DC input or output current on IO1, IO2 or IO3 - ± 15.0 ma pad I latchup Latch up current V I < 0 or V I > V DD ma V ESD Electrostatic discharge voltage [2] on pads VDD, VSS, CLK, RST, IO1, IO2, IO3, - ± 4.0 kv DP, DM on all other pads - ± 2.0 kv P tot Total power dissipation per package [3] - 1 W T stg Storage temperature range Table note [4] Table note [4] [1] Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. [2] MIL Standard 883-D method 3015; Human body model; C = 100 pf, R = 1.5 kω; T amb = -25 to +85 C. [3] Depending on appropriate thermal resistance of the package. [4] Depending on delivery type, refer to Philips General Specification for 8 Wafers and to Philips Contact & Dual Interface Chip Card Module Specification. Table 4: Recommended operating conditions Symbol Parameter Conditions Min Typ. Max Unit V DD (5.0) Supply voltage 5 V operation V V DD (3.0) 3 V operation V V DD (1.8) 1.8 V operation V V I DC input voltage on digital inputs and 0 V DD V digital IO pads V I(ai/o) DC input voltage on analog USB IO pads V (DP/DM) T amb Operating ambient temperature [1] C [1] Operation ambient temperature when using the Universal Serial Bus interface with internally generated USB clock: T amb = 0 to +50 C. Short Form Specification Rev October of 12
11 6. Data sheet status Level Data sheet status [1] Product status [2] [3] Definition I Objective data Development This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. II Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. III Product data Production This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. 7. Definitions 8. Disclaimers Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Life support These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status Production ), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. 9. Contact information For additional information, please visit For sales office addresses, send an to: sales.addresses@ Short Form Specification Rev October of 12
12 10. Tables Table 1: Configurations of the Table 2: Ordering information Table 3: Absolute maximum ratings [1] Table 4: Recommended operating conditions Figures Fig 1. Configurations of the Fig 2. Block diagram Contents 1 General description Family description Description device The Contact Interface The USB 2.0 (Low Speed) Interface Different Configurations of the Configuration A Configuration B Configuration B Features Product Specific Features Security Features Family Standard Features Design-in Support Ordering information Block diagram Limiting values Data sheet status Definitions Disclaimers Contact information Koninklijke Philips Electronics N.V All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 4 October 2004 Document order number: XXXXX Published in The Netherlands
SmartMX2 family P60D080 and P60D144
SmartMX2 family 197210 1. Introduction The new NXP Semiconductors SmartMX2 P60 family was created in order to cover all important market requests for state-of-the-art security chip controllers: Innovative
DISCRETE SEMICONDUCTORS DATA SHEET
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D186 Supersedes data of 1999 Apr 23 2001 Oct 10 FEATURES High current (max. 1 A) Low voltage (max. 80 V). APPLICATIONS Audio and video amplifiers. PINNING
DATA SHEET. BC875; BC879 NPN Darlington transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1999 May 28.
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D186 Supersedes data of 1999 May 28 2004 Nov 05 FEATURES High DC current gain (min. 1000) High current (max. 1 A) Low voltage (max. 80 V) Integrated
INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug 03. 2003 Feb 14
INTEGRATED CIRCUITS Supersedes data of 2001 Aug 03 2003 Feb 14 DESCRIPTION The Quad Timers are monolithic timing devices which can be used to produce four independent timing functions. The output sinks
INTEGRATED CIRCUITS I CODE SLI. Smart Label IC SL2 ICS20. Functional Specification. Product Specification Revision 3.1 Public. Philips Semiconductors
INTEGRATED CIRCUITS I CODE SLI Smart Label IC SL2 ICS20 Product Specification Revision 3.1 February July 2005 2001 Public Philips Semiconductors CONTENTS 1 FEATURES...4 1.1 I CODE SLI RF Interface (ISO/IEC
DATA SHEET. BST50; BST51; BST52 NPN Darlington transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2001 Feb 20.
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D109 Supersedes data of 2001 Feb 20 2004 Dec 09 FEATURES High current (max. 0.5 A) Low voltage (max. 80 V) Integrated diode and resistor. APPLICATIONS
4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT
Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance
MF1 IC S50. 1. General description. Functional specification. 1.1 Contactless Energy and Data Transfer. 1.2 Anticollision. Energy
Rev. 5.2 15 January 2007 Product data sheet 001052 PUBLIC 1. General description NXP has developed the Mifare to be used in contactess smart cards according to ISO/IEC 14443A. The communication layer (
Chip Card & Security ICs Mifare NRG SLE 66R35
Chip Card & Security ICs Mifare NRG Intelligent 1 Kbyte Memory Chip with Interface for Contactless Transmission according to the Mifare -System Short Product Information April 2007 Short Product Information
Security & Chip Card ICs SLE 44R35S / Mifare
Security & Chip Card ICs SLE 44R35S / Mifare Intelligent 1 Kbyte EEPROM with Interface for Contactless Transmission, Security Logic and Anticollision according to the MIFARE -System Short Product Info
INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook
INTEGRATED CIRCUITS 1996 Jan 05 IC15 Data Handbook FEATURES Non-inverting outputs Separate enable for each section Common select inputs See 74F253 for 3-State version PIN CONFIGURATION Ea 1 S1 2 I3a 3
SiGe:C Low Noise High Linearity Amplifier
Rev. 2 21 February 2012 Product data sheet 1. Product profile 1.1 General description The is a low noise high linearity amplifier for wireless infrastructure applications. The LNA has a high input and
INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook. 1997 Jun 30
INTEGRATED CIRCUITS IC24 Data Handbook 1997 Jun 30 FEATURES Wide supply voltage range of 1.2 V to 3.6 V In accordance with JEDEC standard no. 8-1A Inputs accept voltages up to 5.5 V CMOS low power consumption
NXP Secure Smart Card Controllers P5CD016V1D / P5CD021V1D / P5CD041V1D / P5Cx081V1D with DESFire EV1
NXP Secure Smart Card Controllers P5CD016V1D / P5CD021V1D / P5CD041V1D / P5Cx081V1D with DESFire EV1 Rev. 1.1 24 October 2011 BSI-DSZ-CC-0707 Evaluation documentation Document information Info Keywords
3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.
Rev. 02 3 September 2007 Product data sheet 1. General description The provides a 3-input EXCLUSIVE-OR function. The input can be driven from either 3.3 or 5 V devices. This feature allows the use of these
NXP Secure Smart Card Controllers P5CC008, P5CC012 V1A/ V1A(s)
NXP Secure Smart Card Controllers Document information Info Content Keywords CC, Security Evaluation,, Functional Requirements, Security Functionality, Assurance Level, P5CC008, P5CC012 V1A/ V1A(s) Abstract
HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate
Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise
8-Bit Flash Microcontroller for Smart Cards. AT89SCXXXXA Summary. Features. Description. Complete datasheet available under NDA
Features Compatible with MCS-51 products On-chip Flash Program Memory Endurance: 1,000 Write/Erase Cycles On-chip EEPROM Data Memory Endurance: 100,000 Write/Erase Cycles 512 x 8-bit RAM ISO 7816 I/O Port
The 74LVC1G11 provides a single 3-input AND gate.
Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.
INTEGRATED CIRCUITS Supercedes data of 1990 Oct 23 IC15 Data Handbook 1996 Mar 12 FEATURE Industrial temperature range available ( 40 C to +85 C) DESCRIPTION The is a dual positive edge-triggered D-type
1-of-4 decoder/demultiplexer
Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active
HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock
DATA SHEET. BF245A; BF245B; BF245C N-channel silicon field-effect transistors DISCRETE SEMICONDUCTORS
DISCRETE SEMICONDUCTORS DATA SHEET N-channel silicon field-effect transistors Supersedes data of April 995 996 Jul BF5A; BF5B; BF5C FEATURES Interchangeability of drain and source connections Frequencies
3-to-8 line decoder, demultiplexer with address latches
Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC
How To Control A Power Supply On A Powerline With A.F.F Amplifier
INTEGRATED CIRCUITS DATA SHEET Sound I.F. amplifier/demodulator for TV File under Integrated Circuits, IC02 March 1986 GENERAL DESCRIPTION The is an i.f. amplifier with a symmetrical FM demodulator and
Smart Card Technology Capabilities
Smart Card Technology Capabilities Won J. Jun Giesecke & Devrient (G&D) July 8, 2003 Smart Card Technology Capabilities 1 Table of Contents Smart Card Basics Current Technology Requirements and Standards
MF0ICU2. 1. General description. MIFARE Ultralight C. 1.1 Contactless energy and data transfer. 1.2 Anticollision. Rev. 3.2 19 May 2009 171432
Rev. 3.2 19 May 2009 171432 1. General description NXP Semiconductors has developed MIFARE - - to be used with Proximity Coupling Devices (PCD) according to ISO/IEC 14443A (see Ref. 1 ISO/IEC ). The communication
PRTR5V0U2F; PRTR5V0U2K
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance double rail-to-rail ElectroStatic Discharge (ESD) protection devices in leadless ultra small
DISCRETE SEMICONDUCTORS DATA SHEET M3D848. CGD923 870 MHz, 20 db gain power doubler amplifier. Product specification 2002 Oct 08
DISCRETE SEMICONDUCTORS DATA SHEET M3D848 2002 Oct 08 FEATURES High output capability Excellent linearity Extremely low noise Excellent return loss properties Rugged construction Gold metallization ensures
Gemalto Mifare 1K Datasheet
Gemalto Mifare 1K Datasheet Contents 1. Overview...3 1.1 User convenience and speed...3 1.2 Security...3 1.3 Anticollision...3 2. Gemalto Mifare Features...4 2.1 Compatibility with norms...4 2.2 Electrical...4
The sensor can be operated at any frequency between DC and 1 MHz.
Rev. 6 18 November 2010 Product data sheet 1. Product profile 1.1 General description The is a sensitive magnetic field sensor, employing the magneto-resistive effect of thin film permalloy. The sensor
DATA SHEET. PBSS5540Z 40 V low V CEsat PNP transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2001 Jan 26. 2001 Sep 21.
DISCRETE SEMICONDUCTORS DATA SHEET fpage M3D87 PBSS554Z 4 V low V CEsat PNP transistor Supersedes data of 21 Jan 26 21 Sep 21 FEATURES Low collector-emitter saturation voltage High current capability Improved
DISCRETE SEMICONDUCTORS DATA SHEET. dbook, halfpage M3D088. BB201 Low-voltage variable capacitance double diode. Product specification 2001 Oct 12
DISCRETE SEMICONDUCTORS DATA SHEET dbook, halfpage M3D088 Low-voltage variable capacitance double 2001 Oct 12 Low-voltage variable capacitance double FEATURES Excellent linearity C1: 95 pf; C7.5: 27.6
Low-power configurable multiple function gate
Rev. 7 10 September 2014 Product data sheet 1. General description The provides configurable multiple functions. The output state is determined by eight patterns of 3-bit input. The user can choose the
PACKAGE OUTLINE DALLAS DS2434 DS2434 GND. PR 35 PACKAGE See Mech. Drawings Section
PRELIMINARY DS2434 Battery Identification Chip FEATURES Provides unique ID number to battery packs PACKAGE OUTLINE Eliminates thermistors by sensing battery temperature on chip DALLAS DS2434 1 2 3 256
PINNING - TO220AB PIN CONFIGURATION SYMBOL
BTA4 series GENERAL DESCRIPTION QUICK REFERENCE DATA Passivated triacs in a plastic envelope, SYMBOL PARAMETER MAX. MAX. UNIT intended for use in applications requiring high bidirectional transient and
IP4220CZ6. 1. Product profile. Dual USB 2.0 integrated ESD protection. 1.1 General description. 1.2 Features and benefits. 1.
SOT457 Rev. 5 8 July 2011 Product data sheet 1. Product profile 1.1 General description The is designed to protect I/O lines sensitive to capacitive load, such as USB 2.0, ethernet, Digital Video Interface
14-stage ripple-carry binary counter/divider and oscillator
Rev. 8 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a with three oscillator terminals (RS, REXT and CEXT), ten buffered outputs (Q3 to
Quad 2-input NAND Schmitt trigger
Rev. 9 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a quad two-input NAND gate. Each input has a Schmitt trigger circuit. The gate switches
CAT28C64B F R E E. 64K-Bit CMOS PARALLEL EEPROM L E A D FEATURES DESCRIPTION BLOCK DIAGRAM
64K-Bit CMOS PARALLEL EEPROM FEATURES Fast read access times: 90/120/150ns Low power CMOS dissipation: Active: 25 ma max. Standby: 100 µa max. Simple write operation: On-chip address and data latches Self-timed
74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate
Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors
8-bit binary counter with output register; 3-state
Rev. 3 24 February 2016 Product data sheet 1. General description The is an 8-bit binary counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary
SMD version of BUK118-50DL
DESCRIPTION QUICK REFERENCE DT Monolithic temperature and SYMBOL PRMETER MX. UNIT overload protected logic level power MOSFET in TOPFET2 technology V DS Continuous drain source voltage 50 V assembled in
DATA SHEET. PMEGXX10BEA; PMEGXX10BEV 1 A very low V F MEGA Schottky barrier rectifier DISCRETE SEMICONDUCTORS
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 24 Apr 2 24 Jun 4 FEATURES Forward current: A Reverse voltages: 2 V, 3 V, 4 V Very low forward voltage Ultra small and very small plastic SMD package
LC898300XA. Functions Automatic adjustment to the individual resonance frequency Automatic brake function Initial drive frequency adjustment function
Ordering number : A2053 CMOS LSI Linear Vibrator Driver IC http://onsemi.com Overview is a Linear Vibrator Driver IC for a haptics and a vibrator installed in mobile equipments. The best feature is it
DISCRETE SEMICONDUCTORS DATA SHEET BC856; BC857; BC858
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 23 Apr 9 24 Jan 16 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification. PINNING PIN
NPN wideband transistor in a SOT89 plastic package.
SOT89 Rev. 05 21 March 2013 Product data sheet 1. Product profile 1.1 General description in a SOT89 plastic package. 1.2 Features and benefits High gain Gold metallization ensures excellent reliability
74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)
INTEGRATED CIRCUITS Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State) 1995 Mar 31 IC15 Data Handbook Philips Semiconductors Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)
Triple single-pole double-throw analog switch
Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable
AND8336. Design Examples of On Board Dual Supply Voltage Logic Translators. Prepared by: Jim Lepkowski ON Semiconductor. http://onsemi.
Design Examples of On Board Dual Supply Voltage Logic Translators Prepared by: Jim Lepkowski ON Semiconductor Introduction Logic translators can be used to connect ICs together that are located on the
74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer
Rev. 4 27 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
74HC4040; 74HCT4040. 12-stage binary ripple counter
Rev. 5 3 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a with a clock input (CP), an overriding asynchronous master reset
DATA SHEET. MMBT3904 NPN switching transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2002 Oct 04. 2004 Feb 03.
DISCRETE SEMICONDUCTORS DATA SHEET dbook, halfpage M3D088 Supersedes data of 2002 Oct 04 2004 Feb 03 FEATURES Collector current capability I C = 200 ma Collector-emitter voltage V CEO = 40 V. APPLICATIONS
74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer
Rev. 7 29 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a. It decodes four binary weighted address inputs (A0 to A3) to sixteen mutually
Near Field Communication (NFC) controller. The PN533 supports four main operating modes:
158233 1. General description The is a highly integrated transceiver module for contactless communication at 13.56 MHz based on the 80C51 microcontroller core. A dedicated ROM code is implemented to handle
10 ma LED driver in SOT457
SOT457 in SOT457 Rev. 1 20 February 2014 Product data sheet 1. Product profile 1.1 General description LED driver consisting of resistor-equipped PNP transistor with two diodes on one chip in an SOT457
SL2 ICS53/SL2 ICS54. 1. General description I CODE SLI-S/I CODE SLI-S HC. 1.1 Anticollision. 1.2 Contactless energy and data transfer
Rev. 3.0 14 March 2007 Product data sheet 113730 1. General description The IC is a dedicated chip for smart label applications with the need for a higher security level, larger memory and/or a product
CAN bus ESD protection diode
Rev. 04 15 February 2008 Product data sheet 1. Product profile 1.1 General description in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package designed to protect two automotive Controller
ABRIDGED DATA SHEET EVALUATION KIT AVAILABLE
EVALUATION KIT AVAILABLE General Description DeepCoverM embedded security solutions cloak sensitive data under multiple layers of advanced physical security to provide the most secure key storage possible.
N-channel enhancement mode TrenchMOS transistor
FEATURES SYMBOL QUICK REFERENCE DATA Trench technology d V DSS = V Low on-state resistance Fast switching I D = A High thermal cycling performance Low thermal resistance R DS(ON) mω (V GS = V) g s R DS(ON)
Develop a Dallas 1-Wire Master Using the Z8F1680 Series of MCUs
Develop a Dallas 1-Wire Master Using the Z8F1680 Series of MCUs AN033101-0412 Abstract This describes how to interface the Dallas 1-Wire bus with Zilog s Z8F1680 Series of MCUs as master devices. The Z8F0880,
D-PAK version of BUK117-50DL
D-PK version of BUK117-50DL DESCRIPTION QUICK REFERENCE DT Monolithic temperature and SYMBOL PRMETER MX. UNIT overload protected logic level power MOSFET in TOPFET2 technology V DS Continuous drain source
HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop
Rev. 9 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a dual D-type flip-flop that features independent set-direct input (SD), clear-direct input
74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 4 24 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an octal positive-edge triggered D-type flip-flop. The device features clock (CP)
Fairchild Solutions for 133MHz Buffered Memory Modules
AN-5009 Fairchild Semiconductor Application Note April 1999 Revised December 2000 Fairchild Solutions for 133MHz Buffered Memory Modules Fairchild Semiconductor provides several products that are compatible
MOSFET N-channel enhancement switching transistor IMPORTANT NOTICE. http://www.philips.semiconductors.com use http://www.nxp.com
Rev. 3 21 November 27 Product data sheet Dear customer, IMPORTANT NOTICE As from October 1st, 26 Philips Semiconductors has a new trade name - NXP Semiconductors, which will be used in future data sheets
Planar PIN diode in a SOD323 very small plastic SMD package.
Rev. 8 12 May 2015 Product data sheet 1. Product profile 1.1 General description Planar PIN diode in a SOD323 very small plastic SMD package. 1.2 Features and benefits High voltage, current controlled
DISCRETE SEMICONDUCTORS DATA SHEET M3D060. BLF177 HF/VHF power MOS transistor. Product specification Supersedes data of 1998 Jul 02.
DISCRETE SEMICONDUCTORS DATA SHEET M3D6 Supersedes data of 1998 Jul 2 23 Jul 21 FEATURES High power gain Low intermodulation distortion Easy power control Good thermal stability Withstands full load mismatch.
74HC138; 74HCT138. 3-to-8 line decoder/demultiplexer; inverting
Rev. 6 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
Measurement and Analysis Introduction of ISO7816 (Smart Card)
Measurement and Analysis Introduction of ISO7816 (Smart Card) ISO 7816 is an international standard related to electronic identification cards with contacts, especially smart cards, managed jointly by
74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter
Rev. 7 8 December 2015 Product data sheet 1. General description The is a hex unbuffered inverter. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to
INTEGRATED CIRCUITS DATA SHEET. SAA1064 4-digit LED-driver with I 2 C-Bus interface. Product specification File under Integrated Circuits, IC01
INTEGRATED CIRCUITS DATA SHEET 4-digit LED-driver with I 2 C-Bus interface File under Integrated Circuits, IC01 February 1991 GENERAL DESCRIPTION The LED-driver is a bipolar integrated circuit made in
BSN20. 1. Description. 2. Features. 3. Applications. 4. Pinning information. N-channel enhancement mode field-effect transistor
Rev. 3 26 June 2 Product specification. Description in a plastic package using TrenchMOS technology. Product availability: in SOT23. 2. Features TrenchMOS technology Very fast switching Logic level compatible
EPC C-1 G-2 / ISO 18000-6C RFID IC
EM MICROELECTRONIC - MARIN SA EPC C-1 G-2 / ISO 18000-6C RFID IC Description is a certified EPC TM Class-1 Generation-2 (Gen2) IC and compliant with ISO/IEC 18000-6:2010 Type C. Each chip is manufactured
PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.
Rev. 02 20 August 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance ElectroStatic Discharge (ESD) protection diode in a SOT23 (TO-236AB) small SMD plastic package
MF3ICD81, MF3ICD41, MF3ICD21
MF3ICD81, MF3ICD41, MF3ICD21 Rev. 3 17 February 2009 Product short data sheet 1. General description MIFARE DESFire EV1 is ideal for service providers wanting to use multi-application smart cards in transport
74HC165; 74HCT165. 8-bit parallel-in/serial out shift register
Rev. 4 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is an 8-bit serial or parallel-in/serial-out shift register. The device
PMEG3015EH; PMEG3015EJ
Rev. 03 13 January 2010 Product data sheet 1. Product profile 1.1 General description Planar Maximum Efficiency General Application (MEGA) Schottky barrier rectifiers with an integrated guard ring for
40 V, 200 ma NPN switching transistor
Rev. 01 21 July 2009 Product data sheet BOTTOM VIEW 1. Product profile 1.1 General description NPN single switching transistor in a SOT883 (SC-101) leadless ultra small Surface-Mounted Device (SMD) plastic
74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger
Rev. 5 29 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad positive-edge triggered D-type flip-flop with individual data inputs (Dn)
Block 3 Size 0 KB 0 KB 16KB 32KB. Start Address N/A N/A F4000H F0000H. Start Address FA000H F8000H F8000H F8000H. Block 2 Size 8KB 16KB 16KB 16KB
APPLICATION NOTE M16C/26 1.0 Abstract The following article describes using a synchronous serial port and the FoUSB (Flash-over-USB ) Programmer application to program the user flash memory of the M16C/26
7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18
18 CHANNELS LED DRIVER GENERAL DESCRIPTION IS31FL3218 is comprised of 18 constant current channels each with independent PWM control, designed for driving LEDs. The output current of each channel can be
74HC595; 74HCT595. 1. General description. 2. Features and benefits. 3. Applications
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state Rev. 7 26 January 2015 Product data sheet 1. General description The are high-speed Si-gate CMOS devices and are pin
74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger
Rev. 5 30 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual negative edge triggered JK flip-flop featuring individual J and K inputs,
High-speed switching diodes. Type number Package Configuration Package NXP JEITA JEDEC
Rev. 8 18 November 2010 Product data sheet 1. Product profile 1.1 General description, encapsulated in small Surface-Mounted Device (SMD) plastic packages. Table 1. Product overview Type number Package
DISCRETE SEMICONDUCTORS DATA SHEET. BT151 series C Thyristors
DISCRETE SEMICONDUCTORS DATA SHEET Product specification April 24 Product specification GENERAL DESCRIPTION QUICK REFERENCE DATA Passivated thyristors in a plastic SYMBOL PARAMETER MAX. MAX. MAX. UNIT
MFRD52x. Mifare Contactless Smart Card Reader Reference Design. Document information
Rev. 2.1 17. April 2007 Preliminary Data Sheet Document information Info Keywords Content MFRC522, MFRC523, MFRC52x, MFRD522, MFRD523, Mifare Contactless Smart Card Reader Reference Design, Mifare Reader
DISCRETE SEMICONDUCTORS DATA SHEET. BZX384 series Voltage regulator diodes. Product data sheet Supersedes data of 2003 Apr 01.
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 2003 Apr 01 2004 Mar 22 FEATURES Total power dissipation: max. 300 mw Two tolerance series: ±2% and approx. ±5% Working voltage range: nominal 2.4
Schottky barrier quadruple diode
Rev. 3 8 October 2012 Product data sheet 1. Product profile 1.1 General description with an integrated guard ring for stress protection. Two electrically isolated dual Schottky barrier diodes series, encapsulated
Medium power Schottky barrier single diode
Rev. 03 17 October 2008 Product data sheet 1. Product profile 1.1 General description Planar medium power Schottky barrier single diode with an integrated guard ring for stress protection, encapsulated
512 bit Read/Write Multi-purpose Contactless Identification Device
EM MICROELECTRONIC - MARIN SA EM4205-EM4305 512 bit Read/Write Multi-purpose Contactless Identification Device Description EM4205/4305 is a CMOS integrated circuit intended for use in electronic Read/Write
I T(AV) off-state voltages. PINNING - TO92 variant PIN CONFIGURATION SYMBOL. 3 anode g
BT9 series GENERL DESCRIPTION QUICK REFERENCE DT Passivated, sensitive gate thyristors in a SYMBOL PRMETER MX. MX. MX. UNIT plastic envelope, intended for use in general purpose switching and phase BT9
65 V, 100 ma PNP/PNP general-purpose transistor
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description PNP/PNP general-purpose transistor pair in a very small SOT363 (SC-88) Surface-Mounted Device (SMD) plastic package.
BAS16 series. 1. Product profile. High-speed switching diodes. 1.1 General description. 1.2 Features and benefits. 1.
Rev. 6 4 September 04 Product data sheet. Product profile. General description, encapsulated in small Surface-Mounted Device (SMD) plastic packages. Table. Product overview Type number Package Configuration
DISCRETE SEMICONDUCTORS DATA SHEET
DISCRETE SEMICONDUCTORS DATA SHEET ndbook, halfpage M3D49 Schottky barrier rectifiers 23 Aug 2 FEATURES Very low forward voltage High surge current Very small plastic SMD package. APPLICATIONS Low voltage
IP4234CZ6. 1. Product profile. Single USB 2.0 ESD protection to IEC 61000-4-2 level 4. 1.1 General description. 1.2 Features. 1.
Rev. 01 16 April 2009 Product data sheet 1. Product profile 1.1 General description The is designed to protect Input/Output (I/O) USB 2.0 ports, that are sensitive to capacitive loads, from being damaged
ACR120 Technical Specifications version 2.9 November 2005
Version 2.9 11-2005, Email: [email protected] Website: www.acs.com.hk ACR120 Contactless Reader/Writer 1.0 Introduction The ACR120 is a compact and cost-effective contactless reader and writer. It is developed
8-channel analog multiplexer/demultiplexer
Rev. 12 25 March 2016 Product data sheet 1. General description The is an with three address inputs (S1 to S3), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common
Guangzhou HC Information Technology Co., Ltd. Product Data Sheet
Guangzhou HC Information Technology Co., Ltd. Product Data Sheet Rev 1 Module Data Sheet 1.0 2.0 2.1 2.2 2006/6/18 2006/9/6 2010/4/22 2011/4/6 DRAWN BY : Ling Xin MODEL : HC-06 CHECKED BY : Eric Huang
74HC393; 74HCT393. Dual 4-bit binary ripple counter
Rev. 6 3 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The 74HC393; 7474HCT393 is a dual 4-stage binary ripple counter. Each counter features
