PCA General description. 2. Features. 2-wire serial bus extender for HDMI DDC I 2 C-bus and SMBus
|
|
|
- Owen Joseph
- 9 years ago
- Views:
Transcription
1 Rev February 2008 Product data sheet 1. General description 2. Features The is a 2-wire serial bus extender providing 3.3 V to 5 V level shift that allows up to 18 meters bus extension for reliable DDC, I 2 C-bus or SMBus applications. While retaining all the operating modes and features of the I 2 C-bus system during the level shifts, it also permits extension of the I 2 C-bus by providing bidirectional buffering for both the data (SDA) and the clock (SCL) line as well as the rise time accelerator on port A enabling the bus to drive a load up to 1400 pf or distance of 18 m on port A, and 400 pf on port B. Using the enables the system designer to isolate bus capacitance to meet HDMI DDC version 1.3 distance specification. The SDA and SCL pins are overvoltage tolerant and are high-impedance when the is unpowered. The port B drivers with static level offset behave much like the drivers on the PCA9515 device, while the port A drivers integrate the rise time accelerator, sink more current and eliminate the static offset voltage. This results in a LOW on port B translating into a nearly 0 V LOW on port A. The static level offset design of the port B I/O drivers prevent them from being connected to another device that has rise time accelerator including the PCA9510, PCA9511, PCA9512, PCA9513, PCA9514, PCA9515, PCA9516A, PCA9517 (B-side), or PCA9518. The port A sides of two or more s can be connected together, however, to allow a star topography with port A on the common bus, and port A can be connected directly to any other buffer with static or dynamic offset voltage. Multiple s can be connected in series, port A to port B, with no build-up in offset voltage with only time of flight delays to consider. Rise time accelerator on port A is turned on when input threshold is above 0.3. The drivers are not enabled unless and are above 2.7 V. The pin can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle. The output pull-down on the port B internal buffer LOW is set for approximately 0.5 V, while the input threshold of the internal buffer is set about 70 mv lower (0.43 V). When the port B I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a lock-up condition from occurring. 2 channel, bidirectional buffer isolates capacitance allowing 1400 pf on port A and 400 pf on port B Exceeds 18 meters (above the maximum distance for HDMI DDC) Rise time accelerator and normal I/O on port A Static level offset on port B Voltage level translation from 2.7 V to 5.5 V Upgrade replacement over PCA9517 for cable application
2 3. Ordering information I 2 C-bus, SMBus and DDC-bus compatible Active HIGH buffer enable input Open-drain input/outputs Lock-up free operation Supports arbitration and clock stretching across the repeater Accommodates Standard-mode and Fast-mode I 2 C-bus devices and multiple masters Powered-off high-impedance I 2 C-bus pins Port A operating supply voltage range of 2.7 V to 5.5 V Port B operating supply voltage range of 2.7 V to 5.5 V 5 V tolerant I 2 C-bus and enable pins 0 Hz to 400 khz clock frequency (the maximum system operating frequency may be less than 400 khz because of the delays added by the repeater) ESD protection exceeds 5000 V HBM per JESD22-A114, 400 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101 Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 ma Packages offered: SO8 and TSSOP8 [1] Also known as MSOP8. 4. Functional diagram Table 1. Ordering information Type number Topside Package mark Name Description Version D SO8 plastic small outline package; 8 leads; SOT96-1 body width 3.9 mm DP 9507 TSSOP8 [1] plastic thin shrink small outline package; 8 leads; body width 3 mm SOT505-1 SDAA DYNAMIC PULL-UP SDAB SCLA DYNAMIC PULL-UP SCLB GND 100 kω 002aad401 Fig 1. Functional diagram of _1 Product data sheet Rev February of 20
3 5. Pinning information 5.1 Pinning SCLA SDAA D SCLB SDAB SCLA SDAA DP SCLB SDAB GND 4 5 GND aad aad400 Fig 2. Pin configuration for SO8 Fig 3. Pin configuration for TSSOP8 5.2 Pin description Table 2. Pin description Symbol Pin Description 1 port A supply voltage (2.7 V to 5.5 V) SCLA 2 serial clock port A bus with rise time accelerator for DDC line or cable, 5 V tolerant SDAA 3 serial data port A bus with rise time accelerator for DDC line or cable, 5 V tolerant GND 4 supply ground (0 V) 5 active HIGH buffer enable input SDAB 6 serial data port B bus with static level offset, 5 V tolerant SCLB 7 serial clock port B bus with static level offset, 5 V tolerant 8 port B supply voltage (2.7 V to 5.5 V) 6. Functional description Refer to Figure 1 Functional diagram of. The consists of a pair of bidirectional open-drain I/Os specifically designed to support up-translation/down-translation between low voltages (as low as 2.7 V) and a 3.3 V or 5 V I 2 C-bus and SMBus. The device contains a rise time accelerator on port A that enables the device to drive a long cable or a heavier capacitive load for DDC, I 2 C-bus and SMBus applications. With dual supply rails, the device translates from voltage ranges 2.7 V to 5.5 V down to a voltage as low as 2.7 V without degradation of system performance. All I/Os are overvoltage tolerant to 5.5 V even when the device is un-powered ( and/or = 0 V). The includes a power-up circuit that keeps the output drivers turned off until and rise above 2.7 V. and can be applied in any sequence at power-up. _1 Product data sheet Rev February of 20
4 port B V 0.5 V 0 V 0.3 port A V 002aad435 Fig 4. Port A and port B I/O levels When port B falls first and goes below 0.3 the port A driver is turned on and port A pulls down to 0 V. As port A falls below 0.3 the port B pull-down pulls port B down to about 0.5 V. Port B falls below 0.4 V because it is not possible to know who is driving the port A LOW, so the direction control assumes that port A is controlling the part unless port B falls below 0.4 V. When the port B voltage is 0.4 V the port A driver of the is on and holds port A down nearly 0 V. As the port B voltage rises because the external driver turns off, the port B voltage rises up to ~0.5 V because port A is LOW; once port B rises to ~0.5 V the port A pull-down driver turns off. Then port A rises with a rise time determined by the RC of port A when it crosses the port A threshold ~0.3 the port B driver is turned off and the rising edge accelerator is turned on, which causes a faster rising edge until it reaches the turn-off point for the rising edge accelerator ~0.7. Then it continues to rise at the slower rate determined by the RC of port A. When the port B driver turns off, port B rises with the RC of port B. powers the port A I/Os and the 0.3 reference for port A as well as the port A power good detect circuit. powers the rest of the chip including the port B I/Os and the support functions. Figure 4 illustrates the threshold and I/O levels for port A and port B. 6.1 Enable The pin is active HIGH with an internal ~100 kω pull-up to and allows the user to select when the buffer is active. This can be used to isolate the line when the HDMI DDC transmitter or receiver is not ready, or from a badly behaved slave on power-up until after the system power-up reset. It should never change state during an I 2 C-bus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I 2 C-bus parts being enabled. The enable pin should only change state when the global bus and the buffer port are in an idle state to prevent system failures. 6.2 Rise time accelerators has rise time accelerators on port A only. During port A positive bus transitions a current source is switched on to quickly slew the SDAA and SCLA lines HIGH once the input level of 0.3 is exceeded for the and turns off as the 0.7 voltage is approached. _1 Product data sheet Rev February of 20
5 6.3 Resistor pull-up value selection Port A (SDAA and SCLA) SDAA and SCLA are open-drain I/O that have rise time accelerators and strong pull-down. When the inputs transition above 0.3, the rise time accelerator activates and boosts the pull-up current during rising edge to meet the I 2 C-bus rise time specification when the device drives a long cable or heavier capacitance load. The strong pull-down enables the output to drive to nearly zero voltage for logic LOW. The selection for pull-up resistors are defined in the HDMI DDC specification shown in Table 3. For HDMI transmitter applications like digital video player, recorder, or set-top box, the pull-up resistor is in the range of 1.5 kω to 2 kω. For HDMI receiver applications like in LCD TV or video card, the pull-up resistor is 47 kω on the SCLA line, and there is no pull-up on the SDAA line. Please refer to Table 3, Figure 7 and Figure 8 for more details. Figure 5 shows the port A pull-up resistor values (in kω) versus capacitance load (in nf) for 5 V supply voltage complied with 1 µs rise time per I 2 C-bus Standard-mode specification. The graph contrasts a shaded and unshaded region. Any resistor value chosen within the unshaded region would comply with 1 µs rise time, while any value chosen in the shaded region would not. Table 3. HDMI DDC pull-up resistors specification Pin Where Minimum Maximum SDAA at the source (DVD/STB) 1.5 kω 2.0 kω at the sink (LCD TV) - - SCLA at the source (DVD/STB) 1.5 kω 2.0 kω at the sink (LCD TV) 47 kω ±10 % 10.5 R PU (kω) aad complies with 1 µs rise time does not comply with 1 µs rise time C L (nf) Fig 5. rise time = 1 µs; =5V SDAA/SCLA line pull-up resistor versus load capacitance _1 Product data sheet Rev February of 20
6 6.3.2 Port B (SDAB and SCLB) SDAB and SCLB are standard I 2 C-bus with static level offset that has no rise time accelerator. The static level offset produces an output LOW of 0.5 V (typical) at 6 ma. As with the standard I 2 C-bus system, pull-up resistors are required to provide the logic HIGH levels. The size of these pull-up resistors depends on the system requirement, and should meet the current sinking capability of the device that drives the buffer, as well as that of the buffer. The minimum and maximum pull-up resistors are determined and the pull-up resistor s value is chosen to be within the minimum and maximum range. Using Equation 1, calculate the minimum pull-up resistor value: ( ) 0.4 V V R CC( B) max PU( min) = I OL( max) (1) Where: R PU(min) is the minimum pull-up resistor value for the open-drain SCLB and SDAB. (max) is the maximum supply rail of the pull-up resistor. 0.4 V is the maximum V OL of the device that drives the buffer on logic LOW. I OL(max) at V OL = 0.4 V is the maximum sink current of the device that drives the buffer on logic LOW. The maximum pull-up resistor should also be sized such that the RC time constant meets the standard I 2 C-bus rise time, which is 1 µs for Standard-mode (100 khz) or 300 ns for Fast-mode (400 khz). DDC bus complies with the I 2 C-bus Standard-mode and operates below 100 khz, and maximum rise time is 1 µs using a simplified RC equation. Using Equation 2, calculate the maximum pull-up resistor value: = 1.2 t r R PU( max) C L( max) (2) Where: R PU(max) is the maximum allowable pull-up resistor on the SCLB and SDAB in order to meet the I 2 C-bus rise time specification. C L(max) is the maximum allowable capacitance load (include the capacitance of driver, the line, and the buffer) in order to meet the rise time specification. t r is the rise time specified as 1 µs (for bus speed 100 khz or lower) and 300 ns (for bus speed 400 khz or lower). The chosen pull-up resistor R PU is: R PU(min) R PU R PU(max). _1 Product data sheet Rev February of 20
7 7. Application design-in information A typical application is shown in Figure 6. In this example, the system master is running on a 3.3 V I 2 C-bus while the slave is connected to a 5 V bus. Both buses run at 400 khz. Master devices can be placed on either bus. HDMI DDC applications for DVD/R and LCD TV are shown in Figure 7 and Figure 8, respectively. In these applications the HDMI transmitter or receiver is 3.3 V, while the DDC line is 5 V, behaves like a voltage level shift, a buffer and long cable bus extender to ensure signal integrity for accessing the EDID on the DDC line. 3.3 V 5 V 10 kω 10 kω 10 kω 10 kω SDA SCL BUS MASTER 400 khz SDAB SDAA SCLB SCLA SDA SCL SLAVE 400 khz bus B bus A 002aad403 Fig 6. Typical application 3.3 V 10 kω (optional) HDMI TRANSMITTER 10 kω 10 kω 0.1 µf 0.1 µf SDAB SDAA SCLB SCLA GND 1.5 kω to 2.0 kω 1.5 kω to 2.0 kω 22 Ω 22 Ω 5 V HDMI cable DDC line LCD TV (sink) PCA9512A PCA9517 PCA9515 DVD/R or STB 002aad404 Fig 7. Source or DVD/R, STB application 3.3 V 5 V 10 kω (optional) 10 kω 10 kω 0.1 µf 0.1 µf 47 kω HDMI RECEIVER SDAB SDAA SCLB SCLA GND 22 Ω 22 Ω HDMI cable DDC line DVD (source) PCA9512A PCA9517 PCA9515 LCD TV 002aad405 Fig 8. Sink or LCD TV application _1 Product data sheet Rev February of 20
8 According to Figure 6, when port A of the is pulled LOW by a driver on the I 2 C-bus, a comparator detects the falling edge when it goes below 0.3 and causes the internal driver on port B to turn on, causing port B to pull down to about 0.5 V. When port B of the falls, first a CMOS hysteresis type input detects the falling edge and causes the internal driver on port A to turn on and pull the port A pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figure 11 and Figure 12. If the bus master in Figure 6 were to write to the slave through the, waveforms shown in Figure 11 would be observed on the A bus. This looks like a normal I 2 C-bus transmission except that the HIGH level may be as low as 2.7 V, and the turn on and turn off of the acknowledge signals are slightly delayed. The master drives the B bus to ground or lets it float to as it sends data to the slave at the falling edge of the 8 th clock, master releases SDAB on the B bus and slave pulls SDAA on the A bus to ground, causing the to pull SDAB on the B bus to 0.5 V. At the falling edge of the 9 th clock, the master again drives the B bus and slave releases the A bus. Multiple port A sides can be connected in a star configuration (Figure 9), allowing all nodes to communicate with each other. Multiple s can be connected in series (Figure 10) as long as port A is connected to port B. I 2 C-bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements. _1 Product data sheet Rev February of 20
9 10 kω 10 kω 10 kω 10 kω SDA SCL BUS MASTER SDAA SDAB SCLA SCLB SDA SCL SLAVE 400 khz 10 kω 10 kω SDAA SDAB SCLA SCLB SDA SCL SLAVE 400 khz 10 kω 10 kω SDAA SDAB SCLA SCLB SDA SCL SLAVE 400 khz 002aad406 Fig 9. Typical star application V CC 10 kω 10 kω 10 kω 10 kω 10 kω 10 kω 10 kω 10 kω SDA SCL SDAA SCLA SDAB SCLB SDAA SCLA SDAB SCLB SDAA SCLA SDAB SCLB SDA SCL BUS MASTER SLAVE 400 khz 002aad407 Fig 10. Typical series application _1 Product data sheet Rev February of 20
10 9th clock pulse acknowledge SCLA SDAA 002aad431 Fig 11. Bus A (2.7 V to 5.5 V bus) waveform 9th clock pulse acknowledge SCLB SDAB V OL of V OL of slave 002aad408 Fig 12. Bus B (2.7 V to 5.5 V) waveform 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit supply voltage port B 2.7 V to 5.5 V V supply voltage port A adjustable V V I/O voltage on an input/output pin port B; enable pin () V I I/O input/output current port A; port B - 50 ma I I input current,,, GND - 50 ma P tot total power dissipation mw T stg storage temperature C T amb ambient temperature operating in free air C T j junction temperature C _1 Product data sheet Rev February of 20
11 9. Static characteristics Table 5. Static characteristics V CC =2.7V to 5.5V; GND=0V; T amb = 40 C to+85 C; unless otherwise specified ma Symbol Parameter Conditions Min Typ Max Unit Supplies supply voltage port B V supply voltage port A [1] V I CC(VCC(A)) supply current on pin ma I CCH(B) port B HIGH-level supply current both channels HIGH; V CC = 5.5 V; SDAn = SCLn = V CC I CCL(B) port B LOW-level supply current both channels LOW; V CC = 5.5 V; one SDA and one SCL = GND; other SDA and SCL open ma I CCL(A) port A LOW-level supply current both channels LOW; V CC = 5.5 V; one SDA and one SCL = GND; other SDA and SCL open ma I CC(B)c contention port B supply current = 5.5 V; ma SDAB = SCLB = 0.2 V Input and output SDAB and SCLB V IH HIGH-level input voltage V V IL LOW-level input voltage [2] V V ILc contention LOW-level input V voltage V IK input clamping voltage I I = 18 ma V I LI input leakage current V I = 5.5 V - - ±1 µa I IL LOW-level input current SDA, SCL; V I = 0.2 V µa V OL LOW-level output voltage I OL = 100 µa or 6 ma V V OL V ILc difference between LOW-level output and LOW-level input voltage contention guaranteed by design mv C io input/output capacitance V I = 3 V or 0 V; V CC = 3.3 V pf V I = 3 V or 0 V; V CC =0V pf Input and output SDAA and SCLA V IH HIGH-level input voltage V V IL LOW-level input voltage [3] V V IK input clamping voltage I I = 18 ma V I LI input leakage current V CC =V I = 5.5 V - - ±1 µa I IL LOW-level input current SDA, SCL; V I = 0.2 V µa V OL LOW-level output voltage I OL = 6 ma V C io input/output capacitance V I = 3 V or 0 V; V CC = 3.3 V pf V I = 3 V or 0 V; V CC =0V pf I trt(pu) transient boosted pull-up current = 4.5 V; slew rate = 1.25 V/µs ma _1 Product data sheet Rev February of 20
12 Table 5. Static characteristics continued V CC =2.7V to 5.5V; GND=0V; T amb = 40 C to+85 C; unless otherwise specified. Symbol Parameter Conditions Min Typ Max Unit Enable V IL LOW-level input voltage V V IH HIGH-level input voltage V I IL() LOW-level input current on pin V I = 0.2 V, ; V CC = 3.6 V µa I LI input leakage current V I =V CC µa C i input capacitance V I = 3.0 V or 0 V pf [1] LOW-level supply voltage. [2] V IL specification is for the first LOW level seen by the SDAB/SCLB lines. V ILc is for the second and subsequent LOW levels seen by the SDAB/SCLB lines. [3] V IL for port A with envelope noise must be below 0.3 for stable performance. 10. Dynamic characteristics Table 6. Dynamic characteristics V CC =2.7V to 5.5V; GND=0V; T amb = 40 C to+85 C; unless otherwise specified. [1][2] Symbol Parameter Conditions Min Typ [3] Max Unit t PLH LOW-to-HIGH propagation delay port B to port A; Figure 15 [4] ns t PHL HIGH-to-LOW propagation delay port B to port A; Figure ns t TLH LOW to HIGH output transition time port A; Figure ns t THL HIGH to LOW output transition time port A; Figure ns t PLH LOW-to-HIGH propagation delay port A to port B; Figure 14 [5] ns t PHL HIGH-to-LOW propagation delay port A to port B; Figure 14 [5] ns t TLH LOW to HIGH output transition time port B; Figure ns t THL HIGH to LOW output transition time port B; Figure ns t su set-up time HIGH before START condition [6] ns t h hold time HIGH after STOP condition [6] ns [1] Times are specified with loads of 1.35 kω pull-up resistance and 57 pf load capacitance on port B, and 450 Ω pull-up resistance and 57 pf load capacitance on port A. Different load resistance and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times. [2] Pull-up voltages are on port A and on port B. [3] Typical values were measured with = 3.3 V at T amb =25 C, unless otherwise noted. [4] The t PLH delay data from port B to port A is measured at 0.5 V on port B to 0.3 on port A. [5] The proportional delay data from port A to port B is measured at 0.3 on port A to 0.3 on port B. [6] The enable pin,, should only change state when the global bus and the repeater port are in an idle state. _1 Product data sheet Rev February of 20
13 10.1 AC waveforms input input t PHL t PLH 0.1 V t PHL t PLH output 80 % 80 % % 20 % t THL t TLH 1.2 V V OL output 80 % 80 % % 20 % t THL t TLH 002aad aad433 Fig 13. Propagation delay and transition times; port B to port A Fig 14. Propagation delay and transition times; port A to port B input SDAB, SCLB 0.5 V output SCLA, SDAA 0.3 t PLH 002aad434 Fig 15. Propagation delay 11. Test information RL PULSE GERATOR V I DUT V O RT CL 002aab649 Fig 16. R L = load resistor; 1.35 kω on port B (2.7 V to 5 V) and 450 Ω on port A (2.7 V to 5.5 V). C L = load capacitance includes jig and probe capacitance; 57 pf. R T = termination resistance should be equal to Z o of pulse generators. Test circuit for open-drain outputs _1 Product data sheet Rev February of 20
14 12. Package outline SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 D E A X c y H E v M A Z 8 5 Q A 2 A 1 (A ) 3 A pin 1 index θ L p 1 4 L e b p w M detail X mm scale DIMSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches A max A 1 A 2 A 3 b p c D (1) E (2) e H (1) E L L p Q v w y Z Notes 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included θ o 8 o OUTLINE VERSION REFERCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE SOT E03 MS Fig 17. Package outline SOT96-1 (SO8) _1 Product data sheet Rev February of 20
15 TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm SOT505-1 D E A X c y H E v M A Z 8 5 A 2 A1 (A 3 ) A pin 1 index L p θ 1 4 e b p w M L detail X mm scale DIMSIONS (mm are the original dimensions) A UNIT A max. 1 mm A 2 A 3 b p c D (1) E (2) e H E L L p v w y Z (1) θ Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION REFERCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE SOT Fig 18. Package outline SOT505-1 (TSSOP8) _1 Product data sheet Rev February of 20
16 13. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note AN10365 Surface mount reflow soldering description Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: Through-hole components Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: Board specifications, including the board finish, solder masks and vias Package footprints, including solder thieves and orientation The moisture sensitivity level of the packages Package placement Inspection and repair Lead-free soldering versus SnPb soldering 13.3 Wave soldering Key characteristics in wave soldering are: Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave Solder bath specifications, including temperature and impurities _1 Product data sheet Rev February of 20
17 13.4 Reflow soldering Key characteristics in reflow soldering are: Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 19) than a SnPb process, thus reducing the process window Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 7 and 8 Table 7. SnPb eutectic process (from J-STD-020C) Package thickness (mm) Package reflow temperature ( C) Volume (mm 3 ) < < Table 8. Lead-free process (from J-STD-020C) Package thickness (mm) Package reflow temperature ( C) Volume (mm 3 ) < to 2000 > 2000 < to > Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19. _1 Product data sheet Rev February of 20
18 temperature maximum peak temperature = MSL limit, damage level minimum peak temperature = minimum soldering temperature peak temperature time 001aac844 Fig 19. MSL: Moisture Sensitivity Level Temperature profiles for large and small components 14. Abbreviations For further information on temperature profiles, refer to Application Note AN10365 Surface mount reflow soldering description. Table 9. Acronym CDM CMOS DDC DVD EDID ESD HBM HDMI I 2 C-bus LCD MM SMBus STB Abbreviations Description Charged Device Model Complementary Metal Oxide Silicon Display Data Channel Digital Video Disc Extended Display Identification Data ElectroStatic Discharge Human Body Model High-Definition Multimedia Interface Inter Integrated Circuit bus Liquid Crystal Display Machine Model System Management Bus Set-Top Box 15. Revision history Table 10. Revision history Document ID Release date Data sheet status Change notice Supersedes _ Product data sheet - - _1 Product data sheet Rev February of 20
19 16. Legal information 16.1 Data sheet status Document status [1][2] Product status [3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term short data sheet is explained in section Definitions. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL Definitions Draft The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail Disclaimers General Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer s own risk. Applications Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I 2 C-bus logo is a trademark of NXP B.V. 17. Contact information For more information, please visit: For sales office addresses, please send an to: [email protected] _1 Product data sheet Rev February of 20
20 18. Contents 1 General description Features Ordering information Functional diagram Pinning information Pinning Pin description Functional description Enable Rise time accelerators Resistor pull-up value selection Port A (SDAA and SCLA) Port B (SDAB and SCLB) Application design-in information Limiting values Static characteristics Dynamic characteristics AC waveforms Test information Package outline Soldering of SMD packages Introduction to soldering Wave and reflow soldering Wave soldering Reflow soldering Abbreviations Revision history Legal information Data sheet status Definitions Disclaimers Trademarks Contact information Contents Please be aware that important notices concerning this document and the product(s) described herein, have been included in section Legal information. For more information, please visit: For sales office addresses, please send an to: [email protected] Date of release: 7 February 2008 Document identifier: _1
IP4234CZ6. 1. Product profile. Single USB 2.0 ESD protection to IEC 61000-4-2 level 4. 1.1 General description. 1.2 Features. 1.
Rev. 01 16 April 2009 Product data sheet 1. Product profile 1.1 General description The is designed to protect Input/Output (I/O) USB 2.0 ports, that are sensitive to capacitive loads, from being damaged
PCA9509. 1. General description. 2. Features and benefits. Level translating I 2 C-bus/SMBus repeater
Rev. 7 4 November 2014 Product data sheet 1. General description The is a level translating I 2 C-bus/SMBus repeater that enables processor low voltage 2-wire serial bus to interface with standard I 2
3-input EXCLUSIVE-OR gate. The 74LVC1G386 provides a 3-input EXCLUSIVE-OR function.
Rev. 02 3 September 2007 Product data sheet 1. General description The provides a 3-input EXCLUSIVE-OR function. The input can be driven from either 3.3 or 5 V devices. This feature allows the use of these
HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate
Rev. 6 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad 2-input NAND gate. The outputs are fully buffered for the highest noise
74HC377; 74HCT377. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 4 24 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an octal positive-edge triggered D-type flip-flop. The device features clock (CP)
3-to-8 line decoder, demultiplexer with address latches
Rev. 7 29 January 2016 Product data sheet 1. General description The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance with JEDEC
The 74LVC1G11 provides a single 3-input AND gate.
Rev. 8 17 September 2015 Product data sheet 1. General description The provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this
HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register
Rev. 10 21 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an (parallel-to-serial converter) with a synchronous serial data input (DS), a clock
74HC02; 74HCT02. 1. General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate
Rev. 5 26 November 2015 Product data sheet 1. General description 2. Features and benefits The is a quad 2-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors
Quad 2-input NAND Schmitt trigger
Rev. 9 15 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a quad two-input NAND gate. Each input has a Schmitt trigger circuit. The gate switches
74HC175; 74HCT175. Quad D-type flip-flop with reset; positive-edge trigger
Rev. 5 29 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a quad positive-edge triggered D-type flip-flop with individual data inputs (Dn)
1-of-4 decoder/demultiplexer
Rev. 6 1 April 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications The contains two 1-of-4 decoders/demultiplexers. Each has two address inputs (na0 and na1, an active
74HC107; 74HCT107. Dual JK flip-flop with reset; negative-edge trigger
Rev. 5 30 November 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual negative edge triggered JK flip-flop featuring individual J and K inputs,
74HCU04. 1. General description. 2. Features and benefits. 3. Ordering information. Hex unbuffered inverter
Rev. 7 8 December 2015 Product data sheet 1. General description The is a hex unbuffered inverter. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to
74HC4040; 74HCT4040. 12-stage binary ripple counter
Rev. 5 3 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a with a clock input (CP), an overriding asynchronous master reset
40 V, 200 ma NPN switching transistor
Rev. 01 21 July 2009 Product data sheet BOTTOM VIEW 1. Product profile 1.1 General description NPN single switching transistor in a SOT883 (SC-101) leadless ultra small Surface-Mounted Device (SMD) plastic
74HC2G02; 74HCT2G02. 1. General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate
Rev. 5 27 September 2013 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a dual 2-input NOR gate. Inputs include clamp diodes. This enables the use of
8-bit binary counter with output register; 3-state
Rev. 3 24 February 2016 Product data sheet 1. General description The is an 8-bit binary counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary
74HC165; 74HCT165. 8-bit parallel-in/serial out shift register
Rev. 4 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is an 8-bit serial or parallel-in/serial-out shift register. The device
74HC154; 74HCT154. 4-to-16 line decoder/demultiplexer
Rev. 7 29 February 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a. It decodes four binary weighted address inputs (A0 to A3) to sixteen mutually
74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state
Rev. 7 4 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device
14-stage ripple-carry binary counter/divider and oscillator
Rev. 8 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The is a with three oscillator terminals (RS, REXT and CEXT), ten buffered outputs (Q3 to
74HC238; 74HCT238. 3-to-8 line decoder/demultiplexer
Rev. 4 27 January 2016 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
Hex buffer with open-drain outputs
Rev. 5 27 October 20 Product data sheet. General description The provides six non-inverting buffers. The outputs are open-drain and can be connected to other open-drain outputs to implement active-low
Low-power configurable multiple function gate
Rev. 7 10 September 2014 Product data sheet 1. General description The provides configurable multiple functions. The output state is determined by eight patterns of 3-bit input. The user can choose the
HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop
Rev. 9 10 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Applications The is a dual D-type flip-flop that features independent set-direct input (SD), clear-direct input
CAN bus ESD protection diode
Rev. 04 15 February 2008 Product data sheet 1. Product profile 1.1 General description in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package designed to protect two automotive Controller
Triple single-pole double-throw analog switch
Rev. 12 25 March 2016 Product data sheet 1. General description 2. Features and benefits 3. Applications 4. Ordering information The is a triple single-pole double-throw (SPDT) analog switch, suitable
74AUP1G74. 1. General description. 2. Features and benefits. Low-power D-type flip-flop with set and reset; positive-edge trigger
Low-power D-type flip-flop with set and reset; positive-edge trigger Rev. 9 6 January 2014 Product data sheet 1. General description The provides a low-power, low-voltage single positive-edge triggered
Medium power Schottky barrier single diode
Rev. 03 17 October 2008 Product data sheet 1. Product profile 1.1 General description Planar medium power Schottky barrier single diode with an integrated guard ring for stress protection, encapsulated
The 74LVC1G04 provides one inverting buffer.
Rev. 12 6 ugust 2012 Product data sheet 1. General description The provides one inverting buffer. Input can be driven from either 3.3 V or 5 V devices. These features allow the use of these devices in
74HC138; 74HCT138. 3-to-8 line decoder/demultiplexer; inverting
Rev. 6 28 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive
PRTR5V0U2F; PRTR5V0U2K
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance double rail-to-rail ElectroStatic Discharge (ESD) protection devices in leadless ultra small
8-channel analog multiplexer/demultiplexer
Rev. 12 25 March 2016 Product data sheet 1. General description The is an with three address inputs (S1 to S3), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common
74HC393; 74HCT393. Dual 4-bit binary ripple counter
Rev. 6 3 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The 74HC393; 7474HCT393 is a dual 4-stage binary ripple counter. Each counter features
Low-power D-type flip-flop; positive-edge trigger; 3-state
Rev. 8 29 November 2012 Product data sheet 1. General description The provides the single D-type flip-flop with 3-state output. The flip-flop will store the state of data input (D) that meet the set-up
4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT
Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance
PMEG3005EB; PMEG3005EL
Rev. 0 29 November 2006 Product data sheet. Product profile. General description Planar Maximum Efficiency General Application (MEGA) Schottky barrier rectifiers with an integrated guard ring for stress
74HC573; 74HCT573. 1. General description. 2. Features and benefits. Octal D-type transparent latch; 3-state
Rev. 7 4 March 2016 Product data sheet 1. General description The is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE
PESDxU1UT series. 1. Product profile. Ultra low capacitance ESD protection diode in SOT23 package. 1.1 General description. 1.
Rev. 02 20 August 2009 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance ElectroStatic Discharge (ESD) protection diode in a SOT23 (TO-236AB) small SMD plastic package
74HC74; 74HCT74. 1. General description. 2. Features and benefits. 3. Ordering information
Rev. 5 3 December 2015 Product data sheet 1. General description 2. Features and benefits 3. Ordering information The 74HC74 and 74HCT74 are dual positive edge triggered D-type flip-flop. They have individual
PCA9547. 1. General description. 2. Features and benefits. 8-channel I 2 C-bus multiplexer with reset
Rev. 4 1 April 2014 Product data sheet 1. General description The is an octal bidirectional translating multiplexer controlled by the I 2 C-bus. The SCL/SDA upstream pair fans out to eight downstream pairs,
65 V, 100 ma PNP/PNP general-purpose transistor
Rev. 02 19 February 2009 Product data sheet 1. Product profile 1.1 General description PNP/PNP general-purpose transistor pair in a very small SOT363 (SC-88) Surface-Mounted Device (SMD) plastic package.
PMEG1020EA. 1. Product profile. 2 A ultra low V F MEGA Schottky barrier rectifier. 1.1 General description. 1.2 Features. 1.
Rev. 04 30 December 2008 Product data sheet 1. Product profile 1.1 General description Planar Maximum Efficiency General Application (MEGA) Schottky barrier rectifier with an integrated guard ring for
SiGe:C Low Noise High Linearity Amplifier
Rev. 2 21 February 2012 Product data sheet 1. Product profile 1.1 General description The is a low noise high linearity amplifier for wireless infrastructure applications. The LNA has a high input and
45 V, 100 ma NPN/PNP general-purpose transistor
Rev. 4 18 February 29 Product data sheet 1. Product profile 1.1 General description NPN/PNP general-purpose transistor pair in a very small SOT363 (SC-88) Surface-Mounted Device (SMD) plastic package.
PMEG3015EH; PMEG3015EJ
Rev. 03 13 January 2010 Product data sheet 1. Product profile 1.1 General description Planar Maximum Efficiency General Application (MEGA) Schottky barrier rectifiers with an integrated guard ring for
PMEG2020EH; PMEG2020EJ
Rev. 04 15 January 2010 Product data sheet 1. Product profile 1.1 General description Planar Maximum Efficiency General Application (MEGA) Schottky barrier rectifiers with an integrated guard ring for
Buffer with open-drain output. The 74LVC1G07 provides the non-inverting buffer.
Rev. 11 29 June 2012 Product data sheet 1. General description The provides the non-inverting buffer. The output of this device is an open drain and can be connected to other open-drain outputs to implement
8-bit synchronous binary down counter
Rev. 5 21 April 2016 Product data sheet 1. General description The is an 8-bit synchronous down counter. It has control inputs for enabling or disabling the clock (CP), for clearing the counter to its
LM75A. 1. General description. 2. Features. Digital temperature sensor and thermal watchdog
Rev. 04 10 July 2007 Product data sheet 1. General description 2. Features The is a temperature-to-digital converter using an on-chip band gap temperature sensor and Sigma-delta A-to-D conversion technique.
74HC595; 74HCT595. 1. General description. 2. Features and benefits. 3. Applications
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state Rev. 8 25 February 2016 Product data sheet 1. General description The is an 8-bit serial-in/serial or parallel-out shift
Silicon temperature sensors. Other special selections are available on request.
Rev. 05 25 April 2008 Product data sheet 1. Product profile 1.1 General description The temperature sensors in the have a positive temperature coefficient of resistance and are suitable for use in measurement
SA58631. 1. General description. 2. Features. 3. Applications. 3 W BTL audio amplifier
Rev. 2 2 October 27 Product data sheet. General description 2. Features 3. Applications The is a one channel audio amplifier in an HVSON8 package. It provides power output of 3 W with an 8 Ω load at 9
IP4220CZ6. 1. Product profile. Dual USB 2.0 integrated ESD protection. 1.1 General description. 1.2 Features and benefits. 1.
SOT457 Rev. 5 8 July 2011 Product data sheet 1. Product profile 1.1 General description The is designed to protect I/O lines sensitive to capacitive load, such as USB 2.0, ethernet, Digital Video Interface
The sensor can be operated at any frequency between DC and 1 MHz.
Rev. 6 18 November 2010 Product data sheet 1. Product profile 1.1 General description The is a sensitive magnetic field sensor, employing the magneto-resistive effect of thin film permalloy. The sensor
DATA SHEET. MMBT3904 NPN switching transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2002 Oct 04. 2004 Feb 03.
DISCRETE SEMICONDUCTORS DATA SHEET dbook, halfpage M3D088 Supersedes data of 2002 Oct 04 2004 Feb 03 FEATURES Collector current capability I C = 200 ma Collector-emitter voltage V CEO = 40 V. APPLICATIONS
Bus buffer/line driver; 3-state
Rev. 11 2 July 2012 Product data sheet 1. General description The provides one non-inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (OE). HIGH-level
MOSFET N-channel enhancement switching transistor IMPORTANT NOTICE. http://www.philips.semiconductors.com use http://www.nxp.com
Rev. 3 21 November 27 Product data sheet Dear customer, IMPORTANT NOTICE As from October 1st, 26 Philips Semiconductors has a new trade name - NXP Semiconductors, which will be used in future data sheets
74HC4067; 74HCT4067. 16-channel analog multiplexer/demultiplexer
Rev. 6 22 May 2015 Product data sheet 1. General description The is a single-pole 16-throw analog switch (SP16T) suitable for use in analog or digital 16:1 multiplexer/demultiplexer applications. The switch
BAT54 series SOT23 Schottky barrier diodes Rev. 5 5 October 2012 Product data sheet 1. Product profile 1.1 General description
SOT2 Rev. 5 5 October 2012 Product data sheet 1. Product profile 1.1 General description Planar with an integrated guard ring for stress protection, encapsulated in a small SOT2 (TO-26AB) Surface-Mounted
10 ma LED driver in SOT457
SOT457 in SOT457 Rev. 1 20 February 2014 Product data sheet 1. Product profile 1.1 General description LED driver consisting of resistor-equipped PNP transistor with two diodes on one chip in an SOT457
Schottky barrier quadruple diode
Rev. 3 8 October 2012 Product data sheet 1. Product profile 1.1 General description with an integrated guard ring for stress protection. Two electrically isolated dual Schottky barrier diodes series, encapsulated
How To Make An Electric Static Discharge (Esd) Protection Diode
Rev. 01 0 October 2008 Product data sheet 1. Product profile 1.1 General description Ultra low capacitance bidirectional ElectroStatic Discharge (ESD) protection diodes in small Surface-Mounted Device
74HC32; 74HCT32. 1. General description. 2. Features and benefits. Quad 2-input OR gate
Rev. 5 4 September 202 Product data sheet. General description The is a quad 2-input OR gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages
74HC4066; 74HCT4066. Quad single-pole single-throw analog switch
Rev. 8 3 December 2015 Product data sheet 1. General description The is a quad single pole, single throw analog switch. Each switch features two input/output terminals (ny and nz) and an active HIGH enable
2PD601ARL; 2PD601ASL
Rev. 01 6 November 2008 Product data sheet 1. Product profile 1.1 General description NPN general-purpose transistors in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package. Table 1.
BAS70 series; 1PS7xSB70 series
BAS70 series; PS7xSB70 series Rev. 09 January 00 Product data sheet. Product profile. General description in small Surface-Mounted Device (SMD) plastic packages. Table. Product overview Type number Package
High-speed switching diodes. Type number Package Configuration Package NXP JEITA JEDEC
Rev. 8 18 November 2010 Product data sheet 1. Product profile 1.1 General description, encapsulated in small Surface-Mounted Device (SMD) plastic packages. Table 1. Product overview Type number Package
NTB0102. 1. General description. 2. Features and benefits. Dual supply translating transceiver; auto direction sensing; 3-state
Dual supply translating transceiver; auto direction sensing; 3-state Rev. 4 23 January 2013 Product data sheet 1. General description The is a 2-bit, dual supply translating transceiver with auto direction
BC846/BC546 series. 65 V, 100 ma NPN general-purpose transistors. NPN general-purpose transistors in Surface Mounted Device (SMD) plastic packages.
65 V, 00 ma NPN general-purpose transistors Rev. 07 7 November 009 Product data sheet. Product profile. General description NPN general-purpose transistors in Surface Mounted Device (SMD) plastic packages.
74HC595; 74HCT595. 1. General description. 2. Features and benefits. 3. Applications
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state Rev. 7 26 January 2015 Product data sheet 1. General description The are high-speed Si-gate CMOS devices and are pin
74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset
Rev. 9 19 January 2015 Product data sheet 1. General description The are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with
INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook. 1997 Jun 30
INTEGRATED CIRCUITS IC24 Data Handbook 1997 Jun 30 FEATURES Wide supply voltage range of 1.2 V to 3.6 V In accordance with JEDEC standard no. 8-1A Inputs accept voltages up to 5.5 V CMOS low power consumption
SCR, 12 A, 15mA, 500 V, SOT78. Planar passivated SCR (Silicon Controlled Rectifier) in a SOT78 plastic package.
Rev. 5 2 March 29 Product data sheet 1. Product profile 1.1 General description Planar passivated SCR (Silicon Controlled Rectifier) in a SOT78 plastic package. 1.2 Features and benefits High reliability
74ALVC164245. 16-bit dual supply translating transceiver; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.
Rev. 8 15 March 2012 Product data sheet 1. General description The is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The is a 16-bit
Planar PIN diode in a SOD323 very small plastic SMD package.
Rev. 8 12 May 2015 Product data sheet 1. Product profile 1.1 General description Planar PIN diode in a SOD323 very small plastic SMD package. 1.2 Features and benefits High voltage, current controlled
DISCRETE SEMICONDUCTORS DATA SHEET BC856; BC857; BC858
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 23 Apr 9 24 Jan 16 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification. PINNING PIN
INTEGRATED CIRCUITS. NE558 Quad timer. Product data Supersedes data of 2001 Aug 03. 2003 Feb 14
INTEGRATED CIRCUITS Supersedes data of 2001 Aug 03 2003 Feb 14 DESCRIPTION The Quad Timers are monolithic timing devices which can be used to produce four independent timing functions. The output sinks
Low forward voltage High breakdown voltage Guard-ring protected Hermetically sealed glass SMD package
Rev. 6 10 September 2010 Product data sheet 1. Product profile 1.1 General description Planar with an integrated guard ring for stress protection, encapsulated in a small hermetically sealed glass SOD80C
NVT2001; NVT2002. Bidirectional voltage level translator for open-drain and push-pull applications
for open-drain and push-pull applications Rev. 4 27 January 2014 Product data sheet 1. General description 2. Features and benefits The NVT2001/02 are bidirectional voltage level translators operational
BAS16 series. 1. Product profile. High-speed switching diodes. 1.1 General description. 1.2 Features and benefits. 1.
Rev. 6 4 September 04 Product data sheet. Product profile. General description, encapsulated in small Surface-Mounted Device (SMD) plastic packages. Table. Product overview Type number Package Configuration
74HC4051; 74HCT4051. 8-channel analog multiplexer/demultiplexer
Rev. 8 5 February 2016 Product data sheet 1. General description The is a single-pole octal-throw analog switch (SP8T) suitable for use in analog or digital 8:1 multiplexer/demultiplexer applications.
IP4294CZ10-TBR. ESD protection for ultra high-speed interfaces
XSON1 Rev. 4 1 November 213 Product data sheet 1. Product profile 1.1 General description The device is designed to protect high-speed interfaces such as SuperSpeed USB, High-Definition Multimedia Interface
HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop
Rev. 8 21 November 2011 Product data sheet 1. General description 2. Features and benefits 3. pplications The is a dual -type flip-flop that features independent set-direct input (S), clear-direct input
DATA SHEET. PMEGXX10BEA; PMEGXX10BEV 1 A very low V F MEGA Schottky barrier rectifier DISCRETE SEMICONDUCTORS
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 24 Apr 2 24 Jun 4 FEATURES Forward current: A Reverse voltages: 2 V, 3 V, 4 V Very low forward voltage Ultra small and very small plastic SMD package
High-speed USB 2.0 switch with enable
Rev. 4 9 June 03 Product data sheet. General description The is a high-bandwidth switch designed for the switching of high-speed UB.0 signals in handset and consumer applications. These applications could
INTEGRATED CIRCUITS. For a complete data sheet, please also download:
INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications The IC06 74HC/HCT/HCU/HCMOS Logic Package Information The IC06 74HC/HCT/HCU/HCMOS
LIN-bus ESD protection diode
Rev. 3 31 May 2011 Product data sheet 1. Product profile 1.1 General description in a very small SOD323 (SC-76) Surface-Mounted Device (SMD) plastic package designed to protect one automotive Local Interconnect
INTEGRATED CIRCUITS. 74F74 Dual D-type flip-flop. Product specification Supercedes data of 1990 Oct 23 IC15 Data Handbook.
INTEGRATED CIRCUITS Supercedes data of 1990 Oct 23 IC15 Data Handbook 1996 Mar 12 FEATURE Industrial temperature range available ( 40 C to +85 C) DESCRIPTION The is a dual positive edge-triggered D-type
NPN wideband transistor in a SOT89 plastic package.
SOT89 Rev. 05 21 March 2013 Product data sheet 1. Product profile 1.1 General description in a SOT89 plastic package. 1.2 Features and benefits High gain Gold metallization ensures excellent reliability
DISCRETE SEMICONDUCTORS DATA SHEET
DISCRETE SEMICONDUCTORS DATA SHEET ndbook, halfpage M3D49 Schottky barrier rectifiers 23 Aug 2 FEATURES Very low forward voltage High surge current Very small plastic SMD package. APPLICATIONS Low voltage
Passivated, sensitive gate triacs in a SOT54 plastic package. General purpose switching and phase control
TO-92 Rev. 9 9 November 2 Product data sheet. Product profile. General description Passivated, sensitive gate triacs in a SOT54 plastic package.2 Features and benefits Designed to be interfaced directly
DATA SHEET. PBSS5540Z 40 V low V CEsat PNP transistor DISCRETE SEMICONDUCTORS. Product data sheet Supersedes data of 2001 Jan 26. 2001 Sep 21.
DISCRETE SEMICONDUCTORS DATA SHEET fpage M3D87 PBSS554Z 4 V low V CEsat PNP transistor Supersedes data of 21 Jan 26 21 Sep 21 FEATURES Low collector-emitter saturation voltage High current capability Improved
PCA9531. 1. General description. 2. Features. 8-bit I 2 C-bus LED dimmer
Rev. 06 19 February 2009 Product data sheet 1. General description 2. Features The is an 8-bit I 2 C-bus and SMBus I/O expander optimized for dimming LEDs in 256 discrete steps for Red/Green/Blue (RGB)
BC847/BC547 series. 45 V, 100 ma NPN general-purpose transistors. NPN general-purpose transistors in small plastic packages.
Rev. 7 December 8 Product data sheet. Product profile. General description NPN general-purpose transistors in small plastic packages. Table. Product overview Type number [] Package PNP complement NXP JEITA
INTEGRATED CIRCUITS. 74F153 Dual 4-line to 1-line multiplexer. Product specification 1996 Jan 05 IC15 Data Handbook
INTEGRATED CIRCUITS 1996 Jan 05 IC15 Data Handbook FEATURES Non-inverting outputs Separate enable for each section Common select inputs See 74F253 for 3-State version PIN CONFIGURATION Ea 1 S1 2 I3a 3
INTEGRATED CIRCUITS DATA SHEET. SAA1064 4-digit LED-driver with I 2 C-Bus interface. Product specification File under Integrated Circuits, IC01
INTEGRATED CIRCUITS DATA SHEET 4-digit LED-driver with I 2 C-Bus interface File under Integrated Circuits, IC01 February 1991 GENERAL DESCRIPTION The LED-driver is a bipolar integrated circuit made in
