Design and Assembly Process Implementation for BGAs
|
|
|
- Zoe Reeves
- 9 years ago
- Views:
Transcription
1 Design and Assembly Process Implementation for BGAs Developed by the IPC Ball Grid Array Task Group (5-21f) of the Assembly & Joining Processes Committee (5-20) of IPC Supersedes: IPC-7095B - March 2008 IPC-7095A - October 2004 IPC August 2000 Users of this publication are encouraged to participate in the development of future revisions. Contact: IPC 3000 Lakeside Drive, Suite 309S Bannockburn, Illinois Tel Fax
2 Table of Contents 1 SCOPE Purpose Intent APPLICABLE DOCUMENTS IPC JEDEC SELECTION CRITERIA AND MANAGING BGA IMPLEMENTATION Description of Infrastructure Land Patterns and Circuit Board Considerations Technology Comparison Assembly Equipment Impact Stencil Requirements Inspection Requirements Test Time-to-Market Readiness Methodology Process Step Analysis BGA Limitations and Issues Visual Inspection Moisture Sensitivity Thermally Unbalanced BGA Design Rework Cost Availability Voids in BGA Pad Cratering Standardization Issues Reliability Concerns Drivers for Lead-Free Technology COMPONENT CONSIDERATIONS Semiconductor Packaging Comparisons and Drivers Package Feature Comparisons BGA Package Drivers Cost Issues Component Handling Thermal Performance Real Estate Electrical Performance Mechanical Performance Die Mounting in the BGA Package Wire Bond Flip Chip Standardization Industry Standards for BGA Ball Pitch BGA Package Outline Ball Size Relationships Package-on-Package BGA Coplanarity Component Packaging Style Considerations Solder Ball Alloy Ball Attach Process Ceramic Ball Grid Array Ceramic Column Grid Arrays Tape Ball Grid Arrays Multiple Die Packaging System-in-Package (SiP) D Folded Package Technology Ball Stack, Package-on-Package Folded and Stacked Packaging Combination Package-on-Package Benefits of Multiple Die Packaging Solutions for Very Fine Pitch Array Packaging BGA Connectors and Sockets Material Considerations for BGA Connectors Attachment Considerations for BGA Connectors BGA Materials and Socket Types Attachment Considerations for BGA Sockets BGA Construction Materials Types of Substrate Materials Properties of Substrate Materials BGA Package Design Considerations Power and Ground Planes Signal Integrity Heat Spreader Incorporation Inside the Package BGA Package Acceptance Criteria and Shipping Format Missing Balls Voids in Solder Balls v
3 January Solder Ball Attach Integrity Package and Ball Coplanarity Moisture Sensitivity (Baking, Storage, Handling, Rebaking) Shipping Medium (Tape and Reel, Trays, Tubes) Solder Ball Alloy PRINTED BOARDS AND OTHER MOUNTING STRUCTURES Types of Mounting Structures Organic Resin Systems Inorganic Structures Layering (Multilayer, Sequential or Build-Up) Properties of Mounting Structures Resin Systems Reinforcements Laminate Material Properties Surface Finishes Hot Air Solder Leveling (HASL) Organic Surface Protection (Organic Solderability Preservative) OSP Coatings Noble Platings/Coatings Solder Mask Wet and Dry Film Solder Masks Photoimageable Solder Masks Jettable Solder Mask Registration of Board to Panel Image for Solder Mask Via Protection Thermal Spreader Structure Incorporation (e.g., Metal Core Boards) Lamination Sequences Heat Transfer Pathway PRINTED CIRCUIT ASSEMBLY DESIGN CONSIDERATION Component Placement and Clearances Pick and Place Requirements Repair/Rework Requirements Global Placement Alignment Legends (Silkscreen, Copper Features, Pin 1 Identifier) Attachment Sites (Land Patterns and Vias) Big vs. Small Land and Impact on Routing Solder Mask vs. Metal Defined Land Design Conductor Width Via Size and Location Escape and Conductor Routing Strategies Escape Strategies Surface Conductor Details Dog Bone Through Via Details Design for Mechanical Strain Uncapped Via-in-Pad and Impact on Reliability Issues Fine Pitch BGA Microvia in Pad Strategies Power and Ground Connectivity Impact of Wave Solder on Top Side BGAs Top Side Reflow Impact of Top Side Reflow Methods of Avoiding Top Side Reflow Top Side Reflow for Lead-Free Boards Testability and Test Point Access Component Testing Damage to the Solder Balls During Test and Burn-In Bare Board Testing Assembly Testing Other Design for Manufacturability Issues Panel/Pallet Design In-Process/End Product Test Coupons Thermal Management Conduction Radiation Convection Thermal Interface Materials Heat Sink Attachment Methods for BGAs Documentation and Electronic Data Transfer Drawing Requirements Equipment Messaging Protocols Specifications ASSEMBLY OF BGAS ON PRINTED CIRCUIT BOARDS SMT Assembly Processes Solder Paste and Its Application Component Placement Impact Vision Systems for Placement Reflow Soldering and Profiling Material Issues Vapor Phase Cleaning vs. No-Clean Package Standoff Post-SMT Processes Conformal Coatings vi
4 7.2.2 Use of Underfills and Adhesives Depaneling of Boards and Modules Inspection Techniques X-Ray Usage X-Ray Image Acquisition Definition and Discussion of X-Ray System Terminology Analysis of the X-Ray Image Scanning Acoustic Microscopy BGA Standoff Measurement Optical Inspection Destructive Analysis Methods Testing and Product Verification Electrical Testing Test Coverage Burn-In Testing Product Screening Tests Void Identification Sources of Voids Void Classification Voids in BGA Solder Joints Void Measurement X-Ray Detection and Measurement Cautions Impact of Voids Void Protocol Development Sampling Plans for Void Evaluation Process Control for Void Reduction Process Parameter Impact on Void Formation Process Control Criteria for Voids in Solder Balls Process Control Criteria Solder Defects Solder Bridging Cold Solder Opens Insufficient/Uneven Heating Head-on-Pillow Hanging Ball/Non-Wet Open (NWO) Component Defects Defect Correlation/Process Improvement Repair Processes Rework/Repair Philosophy Removal of BGA Replacement RELIABILITY Reliability Drivers for BGAs Cyclic strain Fatigue Creep Creep and Fatigue Interaction Mechanical reliability Damage Mechanisms and Failure of Solder Attachments Comparison of Thermal Fatigue Crack Growth Mechanism in SAC vs. Tin/Lead BGA Solder Joints Mixed Alloy Soldering Solder Joints and Attachment Types Global Expansion Mismatch Local Expansion Mismatch Internal Expansion Mismatch Solder Attachment Failure Solder Attachment Failure Classification Failure Signature-1: Cold Solder Failure Signature-2: Land, Nonsolderable Failure Signature-3: Ball Drop Failure Signature-4: Missing Ball Failure Signature-5: PCB and BGA Stack Warpage Failure Signature-6: Mechanical Failure Failure Signature-7: Insufficient Reflow Critical Factors to Impact Reliability Package Technology Stand-Off Height PCB Design Considerations Reliability of Solder Attachments of Ceramic Grid Array Lead-Free Soldering of BGAs Design for Reliability (DfR) Process Validation and Qualification Tests Screening Procedures Solder Joint Defects Screening Recommendations Accelerated Reliability Testing DEFECT AND FAILURE ANALYSIS CASE STUDIES Solder Mask Defined BGA Conditions Solder Mask Defined and Nondefined Lands Solder Mask Defined Land on Product Board Solder Mask Defined BGA Failures vii
5 January Over-Collapse BGA Solder Ball Conditions BGA Ball Shape without Heat Slug 500 µm Standoff Height BGA Ball Shape with Heat Slug 375 µm Standoff Height BGA Ball Shape with Heat Slug 300 µm Standoff Height Critical Solder Paste Conditions Overly Thick Paste Deposit Void Determination Through X-Ray and Cross-Section Voids and Uneven Solder Balls Eggshell Void BGA Interposer Bow and Twist BGA Interposer Warp Solder Joint Opens Due to Interposer Warp Solder Joint Conditions Target Solder Condition Solder Balls with Excessive Oxide Evidence of Dewetting Mottled Condition Tin/Lead Solder Ball Evaluation SAC Alloy Cold Solder Joint Incomplete Joining Due to Land Contamination Deformed Solder Ball Contamination Deformed Solder Ball Insufficient Solder and Flux for Proper Joint Formation Reduced Termination Contact Area Solder Bridging Incomplete Solder Reflow Missing Solder Nonwet Open (NWO) Solder Joint Head-on-Pillow (HoP) Solder Joint GLOSSARY AND ACRONYMS BIBLIOGRAPHY AND REFERENCES Appendix A Process Control Characterization to Reduce the Occurrence of Voids Figures Figure 3-1 BGA Package Manufacturing Process... 3 Figure 3-2 Area Array I/O Position Comparisons... 5 Figure 3-3 Area Array I/O Position Patterns... 5 Figure 3-4 MCM Type 2S-L-WB... 6 Figure 3-5 Conductor Width to Pitch Relationship... 7 Figure 3-6 Plastic Ball Grid Array, Chip Wire Bonded... 8 Figure 3-7 Ball Grid Array, Flip Chip Bonded... 8 Figure 3-8 BGA Warpage Figure 3-9 Examples of Pad Cratering Figure 3-10 Various Possible Failure Modes for a BGA Solder Joint Figure 4-1 Termination Types for Area Array Packages.. 16 Figure 4-2 BOC BGA Construction Figure 4-3 Top of Molded BOC Type BGA Figure 4-4 Flip-Chip (Bumped Die) on BGA Substrate Figure 4-5 JEDEC Standard Format for Package-on- Package Components Figure 4-6 Polymer Coated Sphere Interconnection Figure 4-7 Plastic Ball Grid Array (BGA) Package Figure 4-8 Cross-Section of a Thermally Enhanced Ceramic Ball Grid Array (CBGA) Package Figure 4-9 Ceramic Ball Grid Array (CBGA) Package with Molded Polymer Encapsulation Figure 4-10 Ceramic-Based Column Grid Array (CCGA) Package Figure 4-11 Polyimide Film-Based Lead-Bond µbga Package Substrate Furnishes Close Coupling Between Die Pad and Ball Contact Figure 4-12 Comparing In-Package Circuit Routing Capability of the Single Metal Layer Tape Substrate to Two Metal Layer Tape Substrate Figure 4-13 Single Package Die-Stack BGA Figure 4-14 Custom Eight Die (Flip-Chip and Wire-Bond) SiP Assembly Figure 4-15 Folded Multiple-Die BGA Package Figure 4-16 Eight Layer Ball Stack Package Figure 4-17 SO-DIMM Memory Card Assembly Figure 4-18 Folded and Stacked Multiple Die BGA Package Figure 4-19 Package-on-Package Assembly Figure 4-20 Semiconductors Packaged with µpilr Substrate Figure 4-21 Solder Interface Between µpilr-configured Substrate Interposer and Circuit Board Figure 4-22 BGA Connector Figure 4-23 PGA Socket Pins Figure 4-24 PGA Socket With and Without Pick and Place Cover Figure 4-25 LGA Contact Pin Figure 4-26 LGA Socket With and Without Pick and Place Cover Figure 4-27 Example of Missing Balls on a BGA Component Figure 4-28 Example of Voids in Eutectic Solder Balls at Incoming Inspection Figure 4-29 Examples of Solder Ball/Land Surface Conditions Figure 4-30 Establishing BGA Coplanarity Requirement viii
6 Figure 4-31 Ball Contact Positional Tolerance Figure 5-1 Examples of Different Build-Up Constructions Figure 5-2 Expansion Rate Above T g Figure 5-3 Hot Air Solder Level (HASL) Surface Topology Comparison Figure 5-4 Black Pad Related Fracture Showing Crack Between Nickel & Ni-Sn Intermetallic Layer.. 43 Figure 5-5 Crack Location for a) Black Pad Related Failure and (b) Interfacial Fracture When Using ENIG Surface Finish Figure 5-6 Typical Mud Crack Appearance of Black Pad Surface Figure 5-7 A Large Region of Severe Black Pad with Corrosion Spikes Protruding into Nickel Rich Layer through Phosphorus Rich Layer Underneath Immersion Gold Surface Figure 5-8 Gold Embrittlement Figure 5-9 Graphic Depiction of Electroless Nickel/ Electroless Palladium/Immersion Gold Figure 5-10 Graphic Depiction of Directed Immersion Gold Figure 5-11 Example of Micro Voids Figure 5-12 Via Plug Methods Figure 5-13 Metal Core Board Construction Examples Figure 6-1 BGA Alignment Marks Figure 6-2 Solder Lands for BGA Components Figure 6-3 Metal Defined Land Attachment Profile Figure 6-4 Solder Mask Stress Concentration Figure 6-5 Solder Joint Geometry Contrast Figure 6-6 Good/Bad Solder Mask Design Figure 6-7 Examples of Metal-Defined Land Figure 6-8 Quadrant Dog Bone BGA Pattern Figure 6-9 Square Array Figure 6-10 Rectangular Array Figure 6-11 Depopulated Array Figure 6-12 Square Array with Missing Balls Figure 6-13 Interspersed Array Figure 6-14 Conductor Routing Strategy Figure 6-15 BGA Dogbone Land Pattern Preferred Direction for Conductor Routing Figure 6-16 Preferred Screw and Support Placement Figure 6-17 Connector Screw Support Placement Figure 6-18 Cross Section of 0.75 mm Ball with Via-in- Pad Structure (Indent to the Upper Left of the Ball is an Artifact.) Figure 6-19 Cross Section of Via-in-Pad Design Showing Via Cap and Solder Ball Figure 6-20 Via-in-Pad Process Descriptions Figure 6-21 Microvia Example Figure 6-22 Microvia-in-Pad Voiding Figure 6-23 Ground or Power BGA Connection Figure 6-24 Example of Top Side Reflow Joints Figure 6-25 Example of Wave Solder Temperature Profile of Topside of Mixed Component Assembly Figure 6-26 Heat Pathways to BGA Solder Joint During Wave Soldering Figure 6-27 Methods of Avoiding BGA Topside Solder Joint Reflow Figure 6-28 An Example of a Side Contact Made with a Tweezers Type Contact Figure 6-29 Pogo-Pin Type Electrical Contact Impressions on the Bottom of a Solder Ball Figure 6-30 Area Array Land Pattern Testing Figure 6-31 Board Panelization Figure 6-32 Comb Pattern Examples Figure 6-33 Heat Sink Attached to a BGA with an Adhesive Figure 6-34 Heat Sink Attached to a BGA with a Clip that Hooks onto the Component Substrate Figure 6-35 Heat Sink Attached to a BGA with a Clip that Hooks into a Through-Hole on the Printed Circuit Board Figure 6-36 Heat Sink Attached to a BGA with a Clip that Hooks onto a Stake Soldered in the Printed Circuit Board Figure 6-37 Heat Sink Attached to a BGA by Wave Soldering Its Pins in a Through-Hole in the Printed Circuit Board Figure 7-1 Aspect and Area Ratios for Complete Paste Release Figure 7-2 High Lead and Eutectic Solder Ball and Joint Comparison Figure 7-3 Example of Peak Reflow Temperatures at Various Locations at or Near a BGA Figure 7-4 Schematic of Reflow Profile for Tin/Lead Assemblies Figure 7-5 An Example of Tin/Lead Profile with Multiple Thermocouples Figure 7-6 Schematic of Reflow Profile for Lead-Free Assemblies Figure 7-7 Examples of Lead-Free Profiles with Soak (Top) and Ramp to Peak (Bottom) with Multiple Thermocouples. The Profiles with Soak Tend to Reduce Voids in BGAs Figure 7-8 Locations of Thermocouples on a Board with Large and Small Components Figure 7-9 Recommended Locations of Thermocouples on a BGA Figure 7-10 Effect of Having Solder Mask Relief Around the BGA Lands of the Board Figure 7-11 Map of Underfill Adhesive Usage for BGA and Other Packages Figure 7-12 Flow of Underfill Between Two Parallel Surfaces Figure 7-13 Examples of Underfill Voids - small, medium and large; upper left, lower left and left of solder balls, respectively ix
7 January 2013 Figure 7-14 Example of Partial Underfill - package was pulled from the PCB and dark underfill can be seen in the corners Figure 7-15 Corner Applied Adhesive Figure 7-16 Critical Dimension for Application of Prereflow Corner Glue Figure 7-17 Typical Corner Glue Failure Mode in Shock if Glue Area is Too Low - Solder Mask Rips Off Board and Does Not Protect the Solder Joints Figure 7-18 Fundamentals of X-Ray Technology Figure 7-19 X-Ray Example of Missing Solder Balls Figure 7-20 X-ray Example of Voiding in Solder Ball Contacts Figure 7-21 Manual X-Ray System Image Quality Figure 7-22 Example of X-Ray Pin Cushion Distortion and Voltage Blooming Figure 7-23 Transmission image (2D) Figure 7-24 Tomosynthesis image (3D) Figure 7-25 Laminographic Cross-Section Image (3D) Figure 7-26 Transmission Example Figure 7-27 Oblique Viewing Board Tilt Figure 7-28 Oblique Viewing Detector Tilt Figure 7-29 Top Down View of FBGA Solder Joints Figure 7-30 Oblique View of FBGA Solder Joints Figure 7-31 Tomosynthesis Figure 7-32 Scanned Beam X-Ray Laminography Figure 7-33 Scanning Acoustic Microscopy Figure 7-34 Endoscope Example Figure 7-35 Lead-Free 1.27 mm Pitch BGA Reflowed in Nitrogen and Washed Between SMT Passes Figure 7-36 Lead-Free BGA Reflowed in Air and Washed Between SMT Passes Figure 7-37 Engineering Crack Evaluation Technique Figure 7-38 A Solder Ball Cross Sectioned Through a Void in the Solder Ball Figure 7-39 Cross-Section of a Crack Initiation at the Ball/Pad Interface Figure 7-40 No Dye Penetration Under the Ball Figure 7-41 Corner Balls have % Dye Penetration Which Indicate a Crack Figure 7-42 Small Voids Clustered in Mass at the Ball-to-Land Interface Figure 7-43 Typical Size and Location of Various Types of Voids in a BGA Solder Joint Figure 7-44 X-Ray Image of Solder Balls with Voids at 50 kv (a) and 60 kv (b) Figure 7-45 Examples of Suggested Void Protocols Figure 7-46 Example of Voided Area at Land and Board Interface Figure 7-47 X-Ray Image Showing Uneven Heating Figure 7-48 X-Ray Image at 45 Showing Insufficient Heating in One Corner of the BGA Figure 7-49 Example of Head-on-Pillow Showing Ball and Solder Paste have not Coalesced Figure 7-50 Head-on-Pillow Process Sequence Occurrences Figure 7-51 HoP Due to High Package Warpage Figure 7-52 Example of Liquidus Time Delay Figure 7-53 Solder Particles on Board Noncoalesced After Reflow Figure 7-54 Hanging Ball Examples Figure 7-55 X-Ray Image of Popcorning Figure 7-56 X-Ray Image Showing Warpage in a BGA Figure 7-57 BGA/Assembly Shielding Examples Figure 8-1 BGA Solder Joint of Eutectic Tin/Lead Solder Composition Exhibiting Lead Rich (Dark) Phase and Tin Rich (Light) Phase Grains Figure 8-2 Socket BGA Solder Joints of SnAgCu Composition, Showing the Solder Joint Comprised of 6 Grains (Top Photo) and a Single Grain (Bottom Photo) Figure 8-3 Thermal-Fatigue Crack Propagation in Eutectic Tin/Lead Solder Joints in a CBGA Module Figure 8-4 Thermal-Fatigue Crack Propagation in Sn-3.8Ag-0.7Cu Joints in a CBGA Module Figure 8-5 Incomplete Solder Joint Formation for 1% Ag Ball Alloy Assembled at Low End of Typical Process Window Figure 8-6 Solder Joint Failure Due to Silicon and Board CTE Mismatch Figure 8-7 Grainy Appearing Solder Joint Figure 8-8 Nonsolderable Land (Black Pad) Figure 8-9 Land Contamination (Solder Mask Residue) Figure 8-10 Solder Ball Drop Figure 8-11 Missing Solder Ball Figure 8-12 Example of Dynamic Warpage of Flip Chip BGA Packages and PCBs Figure 8-13 Example of a Severely Warped BGA Package and PCB After Reflow Soldering in an Un-Optimized SMT Process Figure 8-14 Examples of Acceptable Convex Solder Joints with Solder Joint Surface Tangents Shown in the Top Left Photo Figure 8-15 Example of an Acceptable Columnar Solder Joint Figure 8-16 Two Examples of Pad Cratering (Located at Corner of BGA) Figure 8-17 Pad Crater Under 1.0 mm Pitch Lead- Free Solder Ball. Crack in Metal Trace Connected to the Land is Clear; However, the Pad Crater is Difficult to See in Bright Field Microscopy Figure 8-18 Cross-Section Photographs Illustrating Insufficient Melting of Solder Joints During Reflow Soldering. These Solder Joints are Located Below the Cam of a Socket Figure 8-19 Solder Mask Influence x
8 Figure 8-20 Reliability Test Failure Due to Very Large Void Figure 8-21 Comparison of a Lead-Free (SnAgCu) and Tin/Lead (SnPb) BGA Reflow Soldering Profiles Figure 8-22 Endoscope Photo of a SnAgCu BGA Solder Ball Figure 8-23 Comparison of Reflow Soldering Profiles for Tin/Lead, Backward Compatibility and Total Lead-Free Board Assemblies Figure 8-24 Micrograph of a cross-section of a BGA SnAgCu solder ball, assembled onto a board with tin/lead solder paste using the standard tin/lead reflow soldering profile. The SnAgCu solder ball does not melt; black/grey interconnecting fingers are lead-rich grain boundaries; rod shape particles are Ag3Sn IMCs; grey particles are Cu6Sn5 IMCs Figure 8-25 Micrograph of a cross-section of a BGA SnAgCu solder ball, assembled onto a board with tin/lead solder paste using a backward compatibility reflows soldering profile. The SnAgCu solder ball has melted Figure A-1 Typical Flow Diagram for Void Assessment Figure A-2 Voids in BGAs with Crack Started at Corner Lead Figure A-3 Void Diameter Related to Land Size Tables Table 3-1 Multichip Module Definitions... 6 Table 3-2 Number of Escapes vs. Array Size on Two Layers of Circuitry... 6 Table 3-3 Potential Plating or Component Termination Material Properties Table 3-4 Example of Semiconductor Cost Predictions Table 4-1 JEDEC Standard JEP95-1/5 Allowable Ball Diameter Variations for FBGA Table 4-2 Ball Diameter Sizes for PBGAs Table 4-3 Future Ball Size Diameters for DSPBGAs Table 4-4 Land Size Approximation Table 4-5 Land-to-Ball Calculations for Current and Future BGA Packages (mm) Table 4-6 Examples of JEDEC Registered BGA Outlines Table 4-7 Pb-Free Alloy Variations Table 4-8 IPC-4101C FR-4 Property Summaries - Specification Sheets Projected to Better Withstand Lead-Free Assembly Table 4-9 Typical Properties of Common Dielectric Materials for BGA Package Substrates Table 4-10 Moisture Classification Level and Floor Life Table 5-1 Environmental Properties of Common Dielectric Materials Table 5-2 Key Attributes for Various Board Surface Finishes Table 5-3 Via Filling/Encroachment to Surface Finish Process Evaluation Table 5-4 Via Fill Options Table 6-1 Number of Conductors Between Solder Lands for 1.27 mm Pitch BGAs Table 6-2 Number of Conductors Between Solder Lands for 1.0 mm Pitch BGAs Table 6-3 Maximum Solder Land to Pitch Relationship Table 6-4 Escape Strategies for Full Arrays Table 6-5 Conductor Routing mm Pitch Table 6-6 Conductor Routing mm Pitch Table 6-7 Conductor Routing mm Pitch Table 6-8 Conductor Routing mm Pitch Table 6-9 Conductor Routing mm Pitch Table 6-10 Conductor Routing mm Pitch Table 6-11 Effects of Material Type on Conduction Table 6-12 Emissivity Ratings for Certain Materials Table 7-1 Particle Size Comparisons Table 7-2 Example of Solder Paste Volume Requirements for Ceramic Array Packages Table 7-3 Profile Comparison Between SnPb and SAC Alloys Table 7-4 Inspection Usage Application Recommendations Table 7-5 Field of View for Inspection Table 7-6 Void Classification Table 7-7 Ball-to-Void Size Image - Comparison for Various Ball Diameters Table 7-8 C=0 Sampling Plan (Sample Size for Specific Index Value*) Table 7-9 Repair Process Temperature Profiles for Tin Lead Assembly Table 7-10 Repair Process Temperature Profiles for Lead-Free Assemblies Table 8-1 Tin/Lead Component Compatibility with Lead-Free Reflow Soldering Table 8-2 Typical Stand-Off Heights for Tin/Lead Balls (in mm) Table 8-3 Common Solders, Their Melting Points, Advantages and Drawbacks Table 8-4 Comparison of Lead-Free Solder Alloy Compositions in The Sn-Ag-Cu Family Selection by Various Consortia Table 8-5 Types of Lead-Free Assemblies Possible Table 8-6 Accelerated Testing for End Use Environments Table A-1 Corrective Action Indicator for Lands used with 1.5, 1.27 or 1.0 mm Pitch Table A-2 Corrective Action Indicator for Lands used with 0.8, 0.65 or 0.5 mm Pitch Table A-3 Corrective Action Indicator for Microvia in Pad Lands used with 0.5, 0.4 or 0.3 mm Pitch xi
9 Design and Assembly Process Implementation for BGAs 1 SCOPE This document describes the design and assembly challenges for implementing Ball Grid Array (BGA) and Fine Pitch BGA (FBGA) technology. The effect of BGA and FBGA on current technology and component types is addressed, as is the move to lead-free assembly processes. The focus on the information contained herein is on critical inspection, repair, and reliability issues associated with BGAs. Throughout this document the word BGA can mean all types and forms of ball/column/bump/pillar grid array packages. 1.1 Purpose The target audiences for this document are managers, design and process engineers, and operators and technicians who deal with the electronic assembly, inspection, and repair processes. The purpose is to provide useful and practical information to those who are using BGAs, those who are considering BGA implementation and companies who are in the process of transition from standard tin/lead reflow processes to those that use lead-free materials. 1.2 Intent This document, although not a complete recipe, identifies many of the characteristics that influence the successful implementation of a robust assembly process. In many applications, the variation between assembly methods and materials is reviewed with the intent to highlight significant differences that relate to the quality and reliability of the final product. The accept/reject criteria for BGA assemblies, used in contractual agreements, is established by J-STD-001 and IPC-A-610. An additional challenge in implementing BGA assembly processes, along with other types of components, is the need to meet the legislative directives that declare certain materials as hazardous to the environment. The requirements to eliminate these materials from electronic assemblies have caused component manufacturers to rethink the materials used for encapsulation, the plating finishes on the components and the metal alloys used in the assembly attachment process. 2 APPLICABLE DOCUMENTS 2.1 IPC 1 J-STD-001 Requirements for Soldered Electrical and Electronic Assemblies J-STD-020 Handling Requirements for Moisture Sensitive Components J-STD-033 Standard for Handling, Packing, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices J-STD-609 Marking and Labeling of Components, PCBs and PCBAs to Identify Lead (Pb), Pb-Free and Other Attributes IPC-T-50 Terms and Definitions for Printed Boards and Printed Board Assemblies IPC-D-279 Design Guidelines for Reliable Surface Mount Technology Printed Board Assemblies IPC-D-356 Bare Substrate Electrical Test Information in Digital Form IPC-A-600 IPC-A-610 Acceptability of Printed Boards Acceptability of Electronic Assemblies IPC-SM-785 Guidelines for Accelerated Reliability Testing of Surface Mount Attachments IPC-1601 IPC-2221 Printed Board Handling and Storage Guidelines Generic Standard on Printed Board Design IPC-2581 Generic Requirements for Printed Board Assembly Products Manufacturing Description Data and Transfer Methodology IPC-2611 Generic Requirements for Electronic Product Documentation IPC-2614 Sectional Requirements for Board Fabrication Documentation IPC-2616 Sectional Requirements for Assembly Documentation IPC-4554 Specification for Immersion Tin Plating for Printed Circuit Boards IPC-4761 Design Guide for Protection of Printed Board Via Structures IPC-7093 Design and Assembly Process Implementation for Bottom Termination Components IPC-7094 Design and Assembly Process Implementation for Flip Chip and Die Size Components IPC-7351 Generic Requirements for Surface Mount Design and Land Pattern Standard IPC-7525 Stencil Design Guidelines
Design and Assembly Process Implementation for BGAs
IPC-7095A ASSOCIATION CONNECTING ELECTRONICS INDUSTRIES Design and Assembly Process Implementation for BGAs Developed by the Device Manufacturers Interface Committee of IPC Supersedes: IPC-7095 - August
Flip Chip Package Qualification of RF-IC Packages
Flip Chip Package Qualification of RF-IC Packages Mumtaz Y. Bora Peregrine Semiconductor San Diego, Ca. 92121 [email protected] Abstract Quad Flat Pack No Leads (QFNs) are thermally enhanced plastic packages
Customer Service Note Lead Frame Package User Guidelines
Customer Service Note Lead Frame Package User Guidelines CSN30: Lead Frame Package User Guidelines Introduction Introduction When size constraints allow, the larger-pitched lead-frame-based package design
BGA - Ball Grid Array Inspection Workshop. Bob Willis leadfreesoldering.com
BGA - Ball Grid Array Inspection Workshop Bob Willis leadfreesoldering.com Mixed Technology Assembly Processes Adhesive Dispensing Component Placement Adhesive Curing Turn Boar Over Conventional Insertion
Introduction to the Plastic Ball Grid Array (PBGA)
Introduction to the Plastic Ball Grid Array (PBGA) Q1, 2008 Terry Burnette Dec. 15, 2005 Presentation Outline PBGA Introduction and Package Description PC Board Design for PBGA PBGA Assembly PBGA Solder
PCB Assembly Guidelines for Intersil Wafer Level Chip Scale Package Devices
Assembly Guidelines for Intersil Wafer Level Chip Scale Package Devices Introduction There is an industry-wide trend towards using the smallest package possible for a given pin count. This is driven primarily
Preface xiii Introduction xv 1 Planning for surface mount design General electronic products 3 Dedicated service electronic products 3 High-reliability electronic products 4 Defining the environmental
Ball Grid Array (BGA) Technology
Chapter E: BGA Ball Grid Array (BGA) Technology The information presented in this chapter has been collected from a number of sources describing BGA activities, both nationally at IVF and reported elsewhere
AND8464/D. Board Level Application Note for 0402, 0502 and 0603 DSN2 Packages APPLICATION NOTE
Board Level Application Note for 0402, 0502 and 0603 DSN2 Packages Prepared by: Denise Thienpont, Steve St. Germain ON Semiconductor APPLICATION NOTE Introduction ON Semiconductor has introduced an expanded
Good Boards = Results
Section 2: Printed Circuit Board Fabrication & Solderability Good Boards = Results Board fabrication is one aspect of the electronics production industry that SMT assembly engineers often know little about.
How to Build a Printed Circuit Board. Advanced Circuits Inc 2004
How to Build a Printed Circuit Board 1 This presentation is a work in progress. As methods and processes change it will be updated accordingly. It is intended only as an introduction to the production
Lead-free Defects in Reflow Soldering
Lead-free Defects in Reflow Soldering Author: Peter Biocca, Senior Development Engineer, Kester, Des Plaines, Illinois. Telephone 972.390.1197; email [email protected] February 15 th, 2005 Lead-free Defects
Technical Note Recommended Soldering Parameters
Technical Note Recommended Soldering Parameters Introduction Introduction The semiconductor industry is moving toward the elimination of Pb from packages in accordance with new international regulations.
Edition 2012-032 Published by Infineon Technologies AG 81726 Munich, Germany 2013 Infineon Technologies AG All Rights Reserved.
Recommendations for Printed Circuit Board Assembly of Infineon Laminate Packages Additional Information DS1 2012-03 Edition 2012-032 Published by Infineon Technologies AG 81726 Munich, Germany 2013 Infineon
, Yong-Min Kwon 1 ) , Ho-Young Son 1 ) , Jeong-Tak Moon 2 ) Byung-Wook Jeong 2 ) , Kyung-In Kang 2 )
Effect of Sb Addition in Sn-Ag-Cu Solder Balls on the Drop Test Reliability of BGA Packages with Electroless Nickel Immersion Gold (ENIG) Surface Finish Yong-Sung Park 1 ), Yong-Min Kwon 1 ), Ho-Young
DRIVING COST OUT OF YOUR DESIGNS THROUGH YOUR PCB FABRICATOR S EYES!
4/3/2013 S THROUGH YOUR PCB FABRICATOR S EYES! Brett McCoy Eagle Electronics Schaumburg IL. New England Design and Manufacturing Tech Conference Brett McCoy: Vice President / Director of Sales Circuit
IPC DRM-SMT-F. Area Array Components Chip Components J-Lead Components Gull Wing Components Class 1 Class 2 Class 3 Photos
1 IPC 2015 3000 Lakeside Drive, Suite 309-S Bannockburn, IL 60015-1219 +1 847.615.7100 (tel.) +1 847.615.7105 (fax) www.ipc.org email: [email protected] Association Connecting Electronics Industries All
Solder Reflow Guide for Surface Mount Devices
June 2015 Introduction Technical Note TN1076 This technical note provides general guidelines for a solder reflow and rework process for Lattice surface mount products. The data used in this document is
Designing with High-Density BGA Packages for Altera Devices
2014.12.15 Designing with High-Density BGA Packages for Altera Devices AN-114 Subscribe As programmable logic devices (PLDs) increase in density and I/O pins, the demand for small packages and diverse
DETECTION OF DEFECT ON FBGA SOLDER BALLS USING X-RAY TECHNOLOGY
DETECTION OF DEFECT ON FBGA SOLDER BALLS USING X-RAY TECHNOLOGY Pavel Řihák Doctoral Degree Programme (2), FEEC BUT E-mail: [email protected] Supervised by: Ivan Szendiuch E-mail: [email protected]
Assembly of LPCC Packages AN-0001
Assembly of LPCC Packages AN-0001 Surface Mount Assembly and Handling of ANADIGICS LPCC Packages 1.0 Overview ANADIGICS power amplifiers are typically packaged in a Leadless Plastic Chip Carrier (LPCC)
How do you create a RoHS Compliancy-Lead-free Roadmap?
How do you create a RoHS Compliancy-Lead-free Roadmap? When a company begins the transition to lead-free it impacts the whole organization. The cost of transition will vary and depends on the number of
1.Introduction. Introduction. Most of slides come from Semiconductor Manufacturing Technology by Michael Quirk and Julian Serda.
.Introduction If the automobile had followed the same development cycle as the computer, a Rolls- Royce would today cost $00, get one million miles to the gallon and explode once a year Most of slides
MuAnalysis. Printed Circuit Board Reliability and Integrity Characterization Using MAJIC. M. Simard-Normandin MuAnalysis Inc. Ottawa, ON, Canada
Printed Circuit Board Reliability and Integrity Characterization Using MAJIC M. Simard-Normandin Inc. Ottawa, ON, Canada Abstract The recent need to develop lead-free electrical and electronic products
CHAPTER 5. OVERVIEW OF THE MANUFACTURING PROCESS
CHAPTER 5. OVERVIEW OF THE MANUFACTURING PROCESS 5.1 INTRODUCTION The manufacturing plant considered for analysis, manufactures Printed Circuit Boards (PCB), also called Printed Wiring Boards (PWB), using
Molded. By July. A chip scale. and Omega. Guidelines. layer on the silicon chip. of mold. aluminum or. Bottom view. Rev. 1.
Application Note PAC-006 By J. Lu, Y. Ding, S. Liu, J. Gong, C. Yue July 2012 Molded Chip Scale Package Assembly Guidelines Introduction to Molded Chip Scale Package A chip scale package (CSP) has direct
PCB inspection is more important today than ever before!
PCB inspection is more important today than ever before! Industry experts continue to stress the need to inspect hidden solder joints! Figure 1. The BGA package has not been placed into the paste deposit.
RoHS-Compliant Through-Hole VI Chip Soldering Recommendations
APPLICATION NOTE AN:017 RoHS-Compliant Through-Hole VI Chip Soldering Recommendations Ankur Patel Associate Product Line Engineer Contents Page Introduction 1 Wave Soldering 1 Hand Soldering 4 Pin/Lead
Through-Hole Solder Joint Evaluation
Demo Only Version This is a promotional sample of the IPC Training and Reference Guide DRM-PTH-E. Please do not use this SAMPLE for training or reference purposes. IPC is a not-for-profit association for
How to avoid Layout and Assembly got chas with advanced packages
How to avoid Layout and Assembly got chas with advanced packages Parts and pitch get smaller. Pin counts get larger. Design cycles get shorter. BGA, MicroBGA, QFN, DQFN, CSP packages are taking the design
Electronic Board Assembly
Electronic Board Assembly ERNI Systems Technology Systems Solutions - a one stop shop - www.erni.com Contents ERNI Systems Technology Soldering Technologies SMT soldering THR soldering THT soldering -
Suggested PCB Land Pattern Designs for Leaded and Leadless Packages, and Surface Mount Guidelines for Leadless Packages
APPLICATION NOTE Suggested PCB Land Pattern Designs for Leaded and Leadless Packages, and Surface Mount Guidelines for Leadless Packages Introduction This Application Note provides sample PCB land pattern
Specification for Electroless Nickel/ Electroless Palladium/ Immersion Gold (ENEPIG) Plating for Printed Circuit Boards
Specification for Electroless Nickel/ Electroless Palladium/ Immersion Gold (ENEPIG) Plating for Printed Circuit Boards Developed by the Plating Processes Subcommittee (4-14) of the Fabrication Processes
8-bit Atmel Microcontrollers. Application Note. Atmel AVR211: Wafer Level Chip Scale Packages
Atmel AVR211: Wafer Level Chip Scale Packages Features Allows integration using the smallest possible form factor Packaged devices are practically the same size as the die Small footprint and package height
Application Note. Soldering Methods and Procedures for 1st and 2nd Generation Power Modules. Overview. Analysis of a Good Solder Joint
Soldering Methods and Procedures for 1st and 2nd Generation Power Modules Overview This document is intended to provide guidance in utilizing soldering practices to make high quality connections of Vicor
00.037.701 Rigid Printed Circuit Board Requirements
00.037.701 Rigid Printed Circuit Board Requirements Issued by: Engineering Effective Date: 10/8/2015 Rev. D Pg. 1 of 9 Approved: 10/8/2015 8:10 AM - Christy King, Quality Engineer 2.0 OBJECTIVE & SCOPE:
Acceptability of Printed Circuit Board Assemblies
Section No.: 12I.2.3, Sheet 1 of 9 Rev Level: 16 Additional Distribution: PCB Assembly Subcontractors 1.0 Purpose 2.0 Scope Acceptability of Printed Circuit Board Assemblies 1.1 The purpose of this standard
Effect of PWB Plating on the Microstructure and Reliability of SnAgCu Solder Joints
Effect of PWB Plating on the Microstructure and Reliability of SnAgCu Solder Joints Y. Zheng, C. Hillman, P. McCluskey CALCE Electronic Products and Systems Center A. James Clark School of Engineering
What is surface mount?
A way of attaching electronic components to a printed circuit board The solder joint forms the mechanical and electrical connection What is surface mount? Bonding of the solder joint is to the surface
SOLDER CHARGE SMT: THE DESIGN AND VALIDATION OF NEW SOLDER ATTACH TECHNOLOGIES
SOLDER CHARGE SMT: THE DESIGN AND VALIDATION OF NEW SOLDER ATTACH TECHNOLOGIES Jim Hines 1, Kirk Peloza 2, Adam Stanczak 3, David Geiger 4 1 Molex Lisle, IL, USA 2 Molex Lisle, IL, USA 3 Molex Lisle, IL,
FLEXIBLE CIRCUITS MANUFACTURING
IPC-DVD-37 FLEXIBLE CIRCUITS MANUFACTURING Below is a copy of the narration for DVD-37. The contents of this script were developed by a review group of industry experts and were based on the best available
White Paper. Modification of Existing NEBS Requirements for Pb-Free Electronics. By Craig Hillman, PhD
White Paper Modification of Existing NEBS Requirements for Pb-Free Electronics By Craig Hillman, PhD Executive Summary Thorough review of the relevant NEBS requirements identified several areas of concerns
Application Note AN-0994 Maximizing the Effectiveness of your SMD Assemblies
Application Note AN-0994 Maximizing the Effectiveness of your SMD Assemblies Table of Contents Page Method...2 Thermal characteristics of SMDs...2 Adhesives...4 Solder pastes...4 Reflow profiles...4 Rework...6
Q&A. Contract Manufacturing Q&A. Q&A for those involved in Contract Manufacturing using Nelco Electronic Materials
Q&A Q&A for those involved in Contract Manufacturing using Nelco Electronic Materials 1. Do Nelco laminates have any discoloration effects or staining issues after multiple high temperature exposures?
GUIDELINES FOR PRINTED CIRCUIT BOARD ASSEMBLY (PCBA) OF UTAC GROUP S GRID ARRAY PACKAGE (GQFN) AND ITS BOARD LEVEL RELIABILITY
GUIDELINES FOR PRINTED CIRCUIT BOARD ASSEMBLY (PCBA) OF UTAC GROUP S GRID ARRAY PACKAGE (GQFN) AND ITS BOARD LEVEL RELIABILITY Kyaw Ko Lwin*, Daniel Ting Lee Teh, Carolyn Epino Tubillo, Jun Dimaano, Ang
JOINT INDUSTRY STANDARD
JOINT INDUSTRY STANDARD IPC/JEDEC J-STD-020D.1 March 2008 Supersedes IPC/JEDEC J-STD-020D August 2007 Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices Notice
AN-617 Application Note
One Technology Way P.O. Box 9106 Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 Fax: 781.461.3113 www.analog.com Wafer Level Chip Scale Package by the Wafer Level Package Development Team GENERAL DESCRIPTION
PCB Quality Inspection. Student Manual
PCB Quality Inspection Student Manual Unit 2: Inspection Overview Section 2.1: Purpose of Inspection What Is The Purpose of Inspection? There are 2 reasons why Inspection is performed: o To verify the
Bob Willis leadfreesoldering.com
Assembly of Flexible Circuits with Lead-Free Solder Alloy Bob Willis leadfreesoldering.com Introduction to Lead-Free Assembly Video Clips Component www.bobwillis.co.uk/lead/videos/components.rm Printed
Lead Free Wave Soldering
China - Korea - Singapore- Malaysia - USA - Netherlands - Germany WAVE SELECTIVE REFLOW SOLDERING SOLDERING SOLDERING Lead Free Wave Soldering Ursula Marquez October 18, 23 Wave Soldering Roadmap Parameter
IPC/JEDEC J-STD-020C. Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices
IPC/JEDEC J-STD-020C Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices Proposed Standard for Ballot January 2004 1 PURPOSE The purpose of this standard is to
Flex Circuit Design and Manufacture.
Flex Circuit Design and Manufacture. Hawarden Industrial Park, Manor Lane, Deeside, Flintshire, CH5 3QZ Tel 01244 520510 Fax 01244 520721 [email protected] www.merlincircuit.co.uk Flex Circuit
How To Clean A Copper Board With A Socket On It (Ios)
Den-on Rework Reference Process for Desktop platform and new Intel Socket LGA-1156 using the Den-on BGA rework station RD-500II and III *This document shows the whole process on how to repair the Intel
Edition 2012-05 Published by Infineon Technologies AG 81726 Munich, Germany 2012 Infineon Technologies AG All Rights Reserved.
Recommendations for Printed Circuit Board Assembly of Infineon QFN Packages Additional Information DS7, 2012-05 Edition 2012-05 Published by Infineon Technologies AG 81726 Munich, Germany 2012 Infineon
TN0991 Technical note
Technical note Description of WLCSP for STMicroelectronics EEPROMs and recommendations for use Introduction This document describes the 5 and 8-bump WLCSPs (wafer level chip size package) used for STMicroelectronics
Soldering Methods and Procedures for Vicor Power Modules
APPLICATION NOTE Soldering Methods and Procedures for Vicor Power Modules LEAD-FREE PINS (ROHS); TIN / LEAD PINS see page 6 OVERVIEW The following pages contain soldering information for the following
Overview of Risk Assessment, Mitigation, and Management Research for Pb-free Electronics
Overview of Risk Assessment, Mitigation, and Management Research for Pb-free Electronics Formed 1987 Electronic Products and Systems Center College Park, MD 20742 (301) 405-5323 http://www.calce.umd.edu
Handling and Processing Details for Ceramic LEDs Application Note
Handling and Processing Details for Ceramic LEDs Application Note Abstract This application note provides information about the recommended handling and processing of ceramic LEDs from OSRAM Opto Semiconductors.
Lead-free Wave Soldering Some Insight on How to Develop a Process that Works
Lead-free Wave Soldering Some Insight on How to Develop a Process that Works Author: Peter Biocca, Senior Market Development Engineer, Kester, Des Plaines, Illinois. Telephone: 972.390.1197; email [email protected]
PRINTED CIRCUIT BOARD SURFACE FINISHES - ADVANTAGES AND DISADVANTAGES
PRINTED CIRCUIT BOARD SURFACE FINISHES - ADVANTAGES AND DISADVANTAGES By Al Wright, PCB Field Applications Engineer Epec Engineered Technologies Anyone involved within the printed circuit board (PCB) industry
Lead Free Reliability Testing
Lead Free Reliability Testing Reliability Implications of Lead-Free Reliability, of what? Solder Joints Laminate Solder Joint Reliability Components SAC vs. SAC main alternative alloy Comparison is desired,
A and M Electronics Contract Manufacturing Circuit Board Assembly 25018 Avenue Kearny Valencia, Ca. 91355 (661) 257-3680 or (800) 923-3058
A and M Electronics Contract Manufacturing Circuit Board Assembly 25018 Avenue Kearny Valencia, Ca. 91355 (661) 257-3680 or (800) 923-3058 "When Quality Counts, Choose A&M Electronics" SMT, BGA, & Through
REVISION HISTORY APPROVERS
REVISION HISTORY Revision Description of Change Writer/Reviser Effective Date 1.0 As Issued. Renumbered from PEC-MAT-2-003-00. Lenora Bennett January 23, 2012 2.0 Updated Table 1 Nickel barrier specifications
Lead-free Hand-soldering Ending the Nightmares
Lead-free Hand-soldering Ending the Nightmares Most issues during the transition seem to be with Hand-soldering As companies transition over to lead-free assembly a certain amount of hand-soldering will
Printed Circuits. Danilo Manstretta. microlab.unipv.it/ [email protected]. AA 2012/2013 Lezioni di Tecnologie e Materiali per l Elettronica
Lezioni di Tecnologie e Materiali per l Elettronica Printed Circuits Danilo Manstretta microlab.unipv.it/ [email protected] Printed Circuits Printed Circuits Materials Technological steps Production
Ceramic Ball Grid Array Packaging, Assembly & Reliability. Freescale Semiconductor
Ceramic Ball Grid Array Packaging, Assembly & Reliability 1 Outline for Discussion Why BGA???? CBGA Introduction and Package Description PC Board Design for CBGA CBGA Assembly Rework Board-Level Solder
Rework stations: Meeting the challenges of lead-free solders
Rework stations: Meeting the challenges of lead-free solders Market forces, particularly legislation against the use of lead in electronics, have driven electronics manufacturers towards lead-free solders
SURFACE FINISHING FOR PRINTED CIRCUIT BOARDS
SURFACE FINISHING FOR PRINTED CIRCUIT BOARDS In a world of ever-increasing electronic component complexity and pin count requirements for component packaging, focus is once again on the age-old question
PIN IN PASTE APPLICATION NOTE. www.littelfuse.com
PIN IN PASTE APPLICATION NOTE 042106 technical expertise and application leadership, we proudly introduce the INTRODUCTION The Pin in Paste method, also called through-hole reflow technology, has become
The Alphabet soup of IPC Specifications. 340 Raleigh Street Holly Springs, NC 27540
The Alphabet soup of IPC Specifications 340 Raleigh Street Holly Springs, NC 27540 http://www.circuittechnology.com (919) 552 3434 About the IPC IPC-the electronics industry standard Founded in 1957 as
Printed Circuit Design Tutorial
Printed Circuit Design Tutorial By Gold Phoenix Technology Tech Center, [email protected] Gold Phoenix has been sale PCB board in North America since 2003, during these years we received a lot of
Lead-Free Product Transition: Impact on Printed Circuit Board Design and Material Selection
Presented in the ECWC 10 Conference at IPC Printed Circuits Expo, SMEMA Council AP EX and Designers Summit 05 Lead-Free Product Transition: Impact on Printed Circuit Board Design and Material Selection
Copyright 2008 IEEE. Reprinted from ECTC2008 Proceedings.
Copyright 2008 IEEE. Reprinted from ECTC2008 Proceedings. This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of Amkor
Rogers 3003, 3006, 3010, 3035, 3203, 3206, 3210
Stocked Materials: RIGID STANDARD FR4 High Tg 170c Black FR4 Polyclad 370HR (Lead Free) HIGH RELIABILITY Polyimide (Arlon 85N, Isola P96) BT (G200) HIGH FREQUENCY: Park Nelco 4000-13, 4000-13si Getek Gore
Thermal Management Solutions for Printed Circuit Boards used in Digital and RF Power Electronics and LED assemblies
Thermal Management Solutions for Printed Circuit Boards used in Digital and RF Power Electronics and LED assemblies Sandy Kumar, Ph.D. Director of Technology American Standard Circuits, Inc 3615 Wolf Road
COPPER FLEX PRODUCTS
COPPER FLEX PRODUCTS WHY FLEX? Molex ible Printed Circuit Technology is the answer to your most challenging interconnect applications. We are your total solution for ible Printed Circuitry because we design
Solutions without Boundaries. PCB Surface Finishes. Todd Henninger, C.I.D. Sr. Field Applications Engineer Midwest Region
Solutions without Boundaries PCB Surface Finishes Todd Henninger, C.I.D. Sr. Field Applications Engineer Midwest Region 1 Notice Notification of Proprietary Information: This document contains proprietary
Analysis of BGA Solder Joint Reliability for Selected Solder Alloy and Surface Finish Configurations
Analysis of BGA Solder Joint Reliability for Selected Solder Alloy and Surface Finish Configurations Hugh Roberts / Atotech USA Inc Sven Lamprecht and Christian Sebald / Atotech Deutschland GmbH Mark Bachman,
DVD-PTH-E Through-Hole Solder Joint Workmanship Standards
DVD-PTH-E Through-Hole Solder Joint Workmanship Standards Below is a copy of the narration for the DVD-PTH-E video presentation. The contents for this script were developed by a review group of industry
Evaluation of Soft Soldering on Aluminium Nitride (AlN) ESTEC Contract No. 19220/05/NL/PA. CTB Hybrids WG ESTEC-22nd May 2007
Evaluation of Soft Soldering on Aluminium Nitride (AlN) ESTEC Contract No. 19220/05/NL/PA CTB Hybrids WG ESTEC-22nd May 2007 Evaluation of Soft Soldering on AlN Schedule Project presentation Feasibility
Electroless Nickel / Immersion Gold Process Technology for Improved Ductility of Flex and Rigid-Flex Applications
M44.44kk-growth Electroless Nickel / Immersion Gold Process Technology for Improved Ductility of Flex and Rigid-Flex Applications By: Kuldip Johal and Hugh Roberts - Atotech USA Inc. Sven Lamprecht and
Auditing Contract Manufacturing Processes
Auditing Contract Manufacturing Processes Greg Caswell and Cheryl Tulkoff Introduction DfR has investigated multiple situations where an OEM is experiencing quality issues. In some cases, the problem occurs
Flexible Printed Circuits Design Guide
www.tech-etch.com/flex Flexible Printed Circuits Design Guide Multilayer SMT Assembly Selective Plating of Gold & Tin-Lead Fine Line Microvias Cantilevered & Windowed Leads 1 MATERIALS CONDUCTOR Copper
Figure 1 (end) Application Specification 114 13088 provides application requirements for MICTOR Right Angle Connectors for SMT PC Board Applications
This specification covers requirements for application of MICTOR Vertical Board to Board Plugs and Receptacles designed for pc boards. The connectors have an in row contact spacing on 0.64 [.025] centerlines.
Auditing a Printed Circuit Board Fabrication Facility Greg Caswell
Auditing a Printed Circuit Board Fabrication Facility Greg Caswell Introduction DfR is often requested to audit the PCB fabrication process of a customer s supplier. Understanding the process variations
Quad Flat Package (QFP)
Freescale Semiconductor Application Note AN4388 Rev. 2.0, 2/2014 Quad Flat Package (QFP) 1 Introduction This document provides guidelines for handling and assembly of Freescale QFP packages during Printed
A Manufacturing Technology Perspective of: Embedded Die in Substrate and Panel Based Fan-Out Packages
A Manufacturing Technology Perspective of: Embedded Die in Substrate and Panel Based Fan-Out Packages Bernd K Appelt Director WW Business Development April 24, 2012 Table of Content Definitions Wafer Level
Adapters - Overview. Quick-Turn Solutions for IC Supply Issues
Adapters - Overview BGA to BGA Adapter BGA to PGA BGA to QFP BGA to BGA QFP to BGA SMT to DIP SMT to SMT PGA to PGA BGA to QFP Adapter with VR using FlexFrame Interconnect TSOP Adapter Packaged Die to
CIRCUITS AND SYSTEMS- Assembly and Printed Circuit Board (PCB) Package Mohammad S. Sharawi ASSEMBLY AND PRINTED CIRCUIT BOARD (PCB) PACKAGE
ASSEMBLY AND PRINTED CIRCUIT BOARD (PCB) PACKAGE Mohammad S. Sharawi Electrical Engineering Department, King Fahd University of Petroleum and Minerals Dhahran, 31261 Saudi Arabia Keywords: Printed Circuit
LEAD FREE HALOGENFREE. Würth Elektronik PCB Design Conference 2007. Lothar Weitzel 2007 Seite 1
LEAD FREE HALOGENFREE Würth Elektronik PCB Design Conference 2007 Lothar Weitzel 2007 Seite 1 Content Solder surfaces/overview Lead free soldering process requirements/material parameters Different base
Investigation for Use of Pin in Paste Reflow Process with Combination of Solder Preforms to Eliminate Wave Soldering
Investigation for Use of Pin in Paste Reflow Process with Combination of Solder Preforms to Eliminate Wave Soldering Guhan Subbarayan, Scott Priore Assembly Sciences and Technology, Cisco Systems, Inc.
Count on Optima Technology Associates to meet your requirements
Since 1995, Global Resources, Local Support When you need quality Printed Circuit Boards To Spec On Time On Budget Count on Optima Technology Associates to meet your requirements Optima Technology Associates,
Training & Reference Guide
Version This is a promotional sample of the IPC Training and Reference Guide DRM-PTH-D. Please do not use this SAMPLE for training or reference purposes. IPC is a not-for-profit association for the electronics
SMT Troubleshooting Guide
SMT Troubleshooting Guide Easy-to-use advice for common SMT assembly issues. Cookson Electronics Troubleshooting Guide Table of Contents With this easy-to-use Troubleshooting Guide, you can learn to troubleshoot
Fraunhofer ISIT, Itzehoe 14. Juni 2005. Fraunhofer Institut Siliziumtechnologie (ISIT)
Research and Development centre for Microelectronics and Microsystems Applied Research, Development and Production for Industry ISIT applies an ISO 9001:2000 certified quality management system. Certificate
Application Note AN-1080. DirectFET Technology Inspection Application Note
Application Note AN-1080 DirectFET Technology Inspection Application Note Table of Contents Page Inspection techniques... 3 Examples of good assembly... 3 Summary of rejection criteria... 4 Types of faults...
Advanced Technologies and Equipment for 3D-Packaging
Advanced Technologies and Equipment for 3D-Packaging Thomas Oppert Semicon Russia 15 th May 2014 Outline Short Company Introduction Electroless Plating on Wafer Level Ultra-SB 2 - Wafer Level Solder Balling
Table of Contents. Flex Single-Side Circuit Construction. Rigid Flex Examples. Flex Double-Side Circuit Construction.
Table of Contents Flex Single-Side Circuit Construction Flex Double-Side Circuit Construction Multilayer Flex Circuit Construction Rigid Flex Examples IPC Information Glossary Rigid-Flex Construction Base
