Chapter 9: Memory Management. Background

Similar documents
The Deadlock Problem. Deadlocks. Deadlocks. Bridge Crossing Example

Memory Management Outline. Background Swapping Contiguous Memory Allocation Paging Segmentation Segmented Paging

OPERATING SYSTEM - MEMORY MANAGEMENT

Memory management basics (1) Requirements (1) Objectives. Operating Systems Part of E1.9 - Principles of Computers and Software Engineering

OPERATING SYSTEMS MEMORY MANAGEMENT

Memory unit sees only the addresses, and not how they are generated (instruction counter, indexing, direct)

Chapter 7 Memory Management

Chapter 7 Memory Management

Memory Management 1. Memory Management. Multitasking without memory management is like having a party in a closet.

Operating Systems, 6 th ed. Test Bank Chapter 7

Virtual vs Physical Addresses

W4118: segmentation and paging. Instructor: Junfeng Yang

CS 61C: Great Ideas in Computer Architecture Virtual Memory Cont.

COS 318: Operating Systems. Virtual Memory and Address Translation

Chapter 11: File System Implementation. Chapter 11: File System Implementation. Objectives. File-System Structure

Page 1 of 5. IS 335: Information Technology in Business Lecture Outline Operating Systems

Lecture 17: Virtual Memory II. Goals of virtual memory

Two Parts. Filesystem Interface. Filesystem design. Interface the user sees. Implementing the interface

Chapter 11: File System Implementation. Operating System Concepts with Java 8 th Edition

Outline: Operating Systems

Virtual Memory. Virtual Memory. Paging. CSE 380 Computer Operating Systems. Paging (1)

CHAPTER 17: File Management

Operating System Tutorial

& Data Processing 2. Exercise 3: Memory Management. Dipl.-Ing. Bogdan Marin. Universität Duisburg-Essen

Memory management. Chapter 4: Memory Management. Memory hierarchy. In an ideal world. Basic memory management. Fixed partitions: multiple programs

Chapter 12. Paging an Virtual Memory Systems

OPERATING SYSTEM - VIRTUAL MEMORY

Segmentation Segmentation: Generalized Base/Bounds

Operating Systems CSE 410, Spring File Management. Stephen Wagner Michigan State University

Chapter 11 I/O Management and Disk Scheduling

Computer-System Architecture

How To Write A Page Table

Peter J. Denning, Naval Postgraduate School, Monterey, California

Technical Properties. Mobile Operating Systems. Overview Concepts of Mobile. Functions Processes. Lecture 11. Memory Management.

Board Notes on Virtual Memory

Convenience: An OS makes a computer more convenient to use. Efficiency: An OS allows the computer system resources to be used in an efficient manner.

Chapter 12 File Management

Chapter 12 File Management. Roadmap

Memory Allocation. Static Allocation. Dynamic Allocation. Memory Management. Dynamic Allocation. Dynamic Storage Allocation

1 File Management. 1.1 Naming. COMP 242 Class Notes Section 6: File Management

CS5460: Operating Systems

Operating System for the K computer

Operating Systems. Virtual Memory

Virtual Machines. COMP 3361: Operating Systems I Winter

This tutorial will take you through step by step approach while learning Operating System concepts.

Chapter 1 8 Essay Question Review

Operating Systems OBJECTIVES 7.1 DEFINITION. Chapter 7. Note:

CS 377: Operating Systems. Outline. A review of what you ve learned, and how it applies to a real operating system. Lecture 25 - Linux Case Study

Chapter 3: Operating-System Structures. System Components Operating System Services System Calls System Programs System Structure Virtual Machines

Operating Systems. Steven Hand. Michaelmas / Lent Term 2008/ lectures for CST IA. Handout 3. Operating Systems N/H/MWF@12

Chapter 1 13 Essay Question Review

Chapter 3 Operating-System Structures

Operating System Overview. Otto J. Anshus

Chapter 11: File System Implementation. Operating System Concepts 8 th Edition

CS3600 SYSTEMS AND NETWORKS

Advanced Computer Architecture-CS501. Computer Systems Design and Architecture 2.1, 2.2, 3.2

POSIX. RTOSes Part I. POSIX Versions. POSIX Versions (2)

COS 318: Operating Systems

Disk Space Management Methods

We r e going to play Final (exam) Jeopardy! "Answers:" "Questions:" - 1 -

Chapter 1 Computer System Overview

Traditional IBM Mainframe Operating Principles

Chapter 2 Basic Structure of Computers. Jin-Fu Li Department of Electrical Engineering National Central University Jungli, Taiwan

I/O Management. General Computer Architecture. Goals for I/O. Levels of I/O. Naming. I/O Management. COMP755 Advanced Operating Systems 1

An Implementation Of Multiprocessor Linux

Objectives. Chapter 2: Operating-System Structures. Operating System Services (Cont.) Operating System Services. Operating System Services (Cont.

Chapter 2: Computer-System Structures. Computer System Operation Storage Structure Storage Hierarchy Hardware Protection General System Architecture

1. Computer System Structure and Components

File Management Chapters 10, 11, 12

Lesson Objectives. To provide a grand tour of the major operating systems components To provide coverage of basic computer system organization

Full and Para Virtualization

Memory Management CS 217. Two programs can t control all of memory simultaneously

Operating Systems. Lecture 03. February 11, 2013

Paging: Introduction A Simple Example And Overview

Keil C51 Cross Compiler

Virtual Memory. How is it possible for each process to have contiguous addresses and so many of them? A System Using Virtual Addressing

Microkernels, virtualization, exokernels. Tutorial 1 CSC469

Chapter 13 File and Database Systems

Chapter 13 File and Database Systems

Virtualization in Linux KVM + QEMU

Chapter 12 File Management

System Virtual Machines

Uses for Virtual Machines. Virtual Machines. There are several uses for virtual machines:

Chapter 12 File Management

OS OBJECTIVE QUESTIONS

Chapter 2: OS Overview

Operating Systems 4 th Class

CSC 2405: Computer Systems II

An Introduction to Computer Science and Computer Organization Comp 150 Fall 2008

Presentation of Diagnosing performance overheads in the Xen virtual machine environment

How To Write A Virtual Machine (Or \"Virtual Machine\") On A Microsoft Linux Operating System (Or Microsoft) (Or Linux) ( Or Microsoft Microsoft Operating System) (For A Non-Power Os) (On A

CS 3530 Operating Systems. L02 OS Intro Part 1 Dr. Ken Hoganson

Computer Architecture

Example of Standard API

File Management. Chapter 12

Part III Storage Management. Chapter 11: File System Implementation

Virtualization for Cloud Computing

ELEC 377. Operating Systems. Week 1 Class 3

Transcription:

Chapter 9: Memory Management Background Swapping Contiguous Allocation Paging Segmentation Segmentation with Paging 9.1 Background Program must be brought into memory and placed within a process for it to be run. Input queue collection of processes on the disk that are waiting to be brought into memory to run the program. User programs go through several steps before being run. 9.2

Binding of Instructions and Data to Memory Address binding of instructions and data to memory addresses can happen at three different stages. Compile time: If memory location known a priori, absolute code can be generated; must recompile code if starting location changes. Load time: Must generate relocatable code if memory location is not known at compile time. Execution time: Binding delayed until run time if the process can be moved during its execution from one memory segment to another. Need hardware support for address maps (e.g., base and limit registers). 9.3 Multistep Processing of a User Program 9.4

Logical vs. Physical Address Space The concept of a logical address space that is bound to a separate physical address space is central to proper memory management. Logical address generated by the CPU; also referred to as virtual address. Physical address address seen by the memory unit. Logical and physical addresses are the same in compiletime and load-time address-binding schemes; logical (virtual) and physical addresses differ in execution-time address-binding scheme. 9.5 Memory-Management Unit (MMU) Hardware device that maps virtual to physical address. In MMU scheme, the value in the relocation register is added to every address generated by a user process at the time it is sent to memory. The user program deals with logical addresses; it never sees the real physical addresses. 9.6

Dynamic relocation using a relocation register 9.7 Dynamic Loading Routine is not loaded until it is called Better memory-space utilization; unused routine is never loaded. Useful when large amounts of code are needed to handle infrequently occurring cases. No special support from the operating system is required implemented through program design. 9.8

Dynamic Linking Linking postponed until execution time. Small piece of code, stub, used to locate the appropriate memory-resident library routine. Stub replaces itself with the address of the routine, and executes the routine. Operating system needed to check if routine is in processes memory address. Dynamic linking is particularly useful for libraries. 9.9 Overlays Keep in memory only those instructions and data that are needed at any given time. Needed when process is larger than amount of memory allocated to it. Implemented by user, no special support needed from operating system, programming design of overlay structure is complex 9.10

Overlays for a Two-Pass Assembler 9.11 Swapping A process can be swapped temporarily out of memory to a backing store, and then brought back into memory for continued execution. Backing store fast disk large enough to accommodate copies of all memory images for all users; must provide direct access to these memory images. Roll out, roll in swapping variant used for priority-based scheduling algorithms; lower-priority process is swapped out so higher-priority process can be loaded and executed. Major part of swap time is transfer time; total transfer time is directly proportional to the amount of memory swapped. Modified versions of swapping are found on many systems, i.e., UNIX, Linux, and Windows. 9.12

Schematic View of Swapping 9.13 Contiguous Allocation Main memory usually into two partitions: Resident operating system, usually held in low memory with interrupt vector. User processes then held in high memory. Single-partition allocation Relocation-register scheme used to protect user processes from each other, and from changing operating-system code and data. Relocation register contains value of smallest physical address; limit register contains range of logical addresses each logical address must be less than the limit register. 9.14

Hardware Support for Relocation and Limit Registers 9.15 Contiguous Allocation (Cont.) Multiple-partition allocation Hole block of available memory; holes of various size are scattered throughout memory. When a process arrives, it is allocated memory from a hole large enough to accommodate it. Operating system maintains information about: a) allocated partitions b) free partitions (hole) OS OS OS OS process 5 process 5 process 5 process 5 process 9 process 9 process 8 process 10 process 2 process 2 process 2 process 2 9.16

Dynamic Storage-Allocation Problem How to satisfy a request of size n from a list of free holes. First-fit: Allocate the first hole that is big enough. Best-fit: Allocate the smallest hole that is big enough; must search entire list, unless ordered by size. Produces the smallest leftover hole. Worst-fit: Allocate the largest hole; must also search entire list. Produces the largest leftover hole. First-fit and best-fit better than worst-fit in terms of speed and storage utilization. 9.17 Fragmentation External Fragmentation total memory space exists to satisfy a request, but it is not contiguous. Internal Fragmentation allocated memory may be slightly larger than requested memory; this size difference is memory internal to a partition, but not being used. Reduce external fragmentation by compaction Shuffle memory contents to place all free memory together in one large block. Compaction is possible only if relocation is dynamic, and is done at execution time. I/O problem Latch job in memory while it is involved in I/O. Do I/O only into OS buffers. 9.18

Paging Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available. Divide physical memory into fixed-sized blocks called frames (size is power of 2, between 512 bytes and 8192 bytes). Divide logical memory into blocks of same size called pages. Keep track of all free frames. To run a program of size n pages, need to find n free frames and load program. Set up a page table to translate logical to physical addresses. Internal fragmentation. 9.19 Address Translation Scheme Address generated by CPU is divided into: Page number (p) used as an index into a page table which contains base address of each page in physical memory. Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit. 9.20

Address Translation Architecture 9.21 Paging Example 9.22

Paging Example 9.23 Free Frames Before allocation After allocation 9.24

Implementation of Page Table Page table is kept in main memory. Page-table base register (PTBR) points to the page table. Page-table length register (PRLR) indicates size of the page table. In this scheme every data/instruction access requires two memory accesses. One for the page table and one for the data/instruction. The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers (TLBs) 9.25 Associative Memory Associative memory parallel search Page # Frame # Address translation (A, A ) If A is in associative register, get frame # out. Otherwise get frame # from page table in memory 9.26

Paging Hardware With TLB 9.27 Effective Access Time Associative Lookup = ε time unit Assume memory cycle time is 1 microsecond Hit ratio percentage of times that a page number is found in the associative registers; ration related to number of associative registers. Hit ratio = α Effective Access Time (EAT) EAT = (1 + ε) α + (2 + ε)(1 α) = 2 + ε α 9.28

Memory Protection Memory protection implemented by associating protection bit with each frame. Valid-invalid bit attached to each entry in the page table: valid indicates that the associated page is in the process logical address space, and is thus a legal page. invalid indicates that the page is not in the process logical address space. 9.29 Valid (v) or Invalid (i) Bit In A Page Table 9.30

Page Table Structure Hierarchical Paging Hashed Page Tables Inverted Page Tables 9.31 Hierarchical Page Tables Break up the logical address space into multiple page tables. A simple technique is a two-level page table. 9.32

Two-Level Paging Example A logical address (on 32-bit machine with 4K page size) is divided into: a page number consisting of 20 bits. a page offset consisting of 12 bits. Since the page table is paged, the page number is further divided into: a 10-bit page number. a 10-bit page offset. Thus, a logical address is as follows: page number p i p 2 d page offset 10 10 12 where p i is an index into the outer page table, and p 2 is the displacement within the page of the outer page table. 9.33 Two-Level Page-Table Scheme 9.34

Address-Translation Scheme Address-translation scheme for a two-level 32-bit paging architecture 9.35 Hashed Page Tables Common in address spaces > 32 bits. The virtual page number is hashed into a page table. This page table contains a chain of elements hashing to the same location. Virtual page numbers are compared in this chain searching for a match. If a match is found, the corresponding physical frame is extracted. 9.36

Hashed Page Table 9.37 Inverted Page Table One entry for each real page of memory. Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page. Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs. Use hash table to limit the search to one or at most a few page-table entries. 9.38

Inverted Page Table Architecture 9.39 Shared Pages Shared code One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems). Shared code must appear in same location in the logical address space of all processes. Private code and data Each process keeps a separate copy of the code and data. The pages for the private code and data can appear anywhere in the logical address space. 9.40

Shared Pages Example 9.41 Segmentation Memory-management scheme that supports user view of memory. A program is a collection of segments. A segment is a logical unit such as: main program, procedure, function, method, object, local variables, global variables, common block, stack, symbol table, arrays 9.42

User s View of a Program 9.43 Logical View of Segmentation 1 1 4 2 3 4 2 3 user space physical memory space 9.44

Segmentation Architecture Logical address consists of a two tuple: <segment-number, offset>, Segment table maps two-dimensional physical addresses; each table entry has: base contains the starting physical address where the segments reside in memory. limit specifies the length of the segment. Segment-table base register (STBR) points to the segment table s location in memory. Segment-table length register (STLR) indicates number of segments used by a program; segment number s is legal if s < STLR. 9.45 Segmentation Architecture (Cont.) Relocation. dynamic by segment table Sharing. shared segments same segment number Allocation. first fit/best fit external fragmentation 9.46

Segmentation Architecture (Cont.) Protection. With each entry in segment table associate: validation bit = 0 illegal segment read/write/execute privileges Protection bits associated with segments; code sharing occurs at segment level. Since segments vary in length, memory allocation is a dynamic storage-allocation problem. A segmentation example is shown in the following diagram 9.47 Segmentation Hardware 9.48

Example of Segmentation 9.49 Sharing of Segments 9.50

Segmentation with Paging MULTICS The MULTICS system solved problems of external fragmentation and lengthy search times by paging the segments. Solution differs from pure segmentation in that the segment-table entry contains not the base address of the segment, but rather the base address of a page table for this segment. 9.51 MULTICS Address Translation Scheme 9.52

Segmentation with Paging Intel 386 As shown in the following diagram, the Intel 386 uses segmentation with paging for memory management with a two-level paging scheme. 9.53 Intel 30386 Address Translation 9.54