Low Noise, Low Distortion INSTRUMENTATION AMPLIFIER

Similar documents
Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003

Wide Bandwidth, Fast Settling Difet OPERATIONAL AMPLIFIER

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003



Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT

Calculating Gain for Audio Amplifiers

AUDIO BALANCED LINE DRIVERS

Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003

Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511

APPLICATION BULLETIN

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS

Description. Output Stage. 5k (10k) - + 5k (10k)

6 Output With 1 kω in Series Between the Output and Analyzer Output With RC Low-Pass Filter (1 kω and 4.7 nf) in Series Between the Output

INSTRUMENTATION AMPLIFIER With Precision Voltage Reference

Application Report. 1 Introduction. 2 Resolution of an A-D Converter. 2.1 Signal-to-Noise Ratio (SNR) Harman Grewal... ABSTRACT

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR

Precision, Unity-Gain Differential Amplifier AMP03

Description. 5k (10k) - + 5k (10k)


SINGLE-SUPPLY OPERATION OF OPERATIONAL AMPLIFIERS

Choosing Inductors and Capacitors for DC/DC Converters

TI and ibiquity Introduce Industry s Lowest Cost Single-Chip AM/FM and HD Radio Baseband John Gardner Digital Radio Marketing Manager

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

SDLS940A MARCH 1974 REVISED MARCH Copyright 1988, Texas Instruments Incorporated

Pressure Transducer to ADC Application

LM556 LM556 Dual Timer

LM709 LM709 Operational Amplifier

Using C to Access Data Stored in Program Memory on the TMS320C54x DSP

TS321 Low Power Single Operational Amplifier

High Speed, Low Power Monolithic Op Amp AD847

Filter Design in Thirty Seconds

HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.

Optical Implementation Using IEEE-1394.b

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP

SDLS068A DECEMBER 1972 REVISED OCTOBER Copyright 2001, Texas Instruments Incorporated

Balanced Line Receiver ICs

Low Cost Instrumentation Amplifier AD622

APPLICATION BULLETIN

LM134-LM234-LM334. Three terminal adjustable current sources. Features. Description

LM118/LM218/LM318 Operational Amplifiers

Understanding the Terms and Definitions of LDO Voltage Regulators

AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier

Designing Gain and Offset in Thirty Seconds

LM388 LM W Audio Power Amplifier

LM386 Low Voltage Audio Power Amplifier

TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier

MC Low noise quad operational amplifier. Features. Description

CA723, CA723C. Voltage Regulators Adjustable from 2V to 37V at Output Currents Up to 150mA without External Pass Transistors. Features.

4-20mA Current Transmitter with RTD EXCITATION AND LINEARIZATION

Features. Ordering Information. * Underbar marking may not be to scale. Part Identification

4-20mA CURRENT TRANSMITTER with Bridge Excitation and Linearization

Low Noise, Precision, High Speed Operational Amplifier (A VCL > 5) OP37

Application Note AN107

High Speed, Low Power Dual Op Amp AD827

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate

TDA W Hi-Fi AUDIO POWER AMPLIFIER

with Ultra-Fast Transient Response and High Light-Load Efficiency

DESCRIPTIO. LT1226 Low Noise Very High Speed Operational Amplifier

LM1084 5A Low Dropout Positive Regulators

Rail-to-Rail, High Output Current Amplifier AD8397

LF442 Dual Low Power JFET Input Operational Amplifier

High Speed, Low Cost, Triple Op Amp ADA4861-3

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003

Isolated AC Sine Wave Input 3B42 / 3B43 / 3B44 FEATURES APPLICATIONS PRODUCT OVERVIEW FUNCTIONAL BLOCK DIAGRAM

LM101A LM201A LM301A Operational Amplifiers

L78MxxAB L78MxxAC. Precision 500 ma regulators. Features. Description

UA741. General-purpose single operational amplifier. Features. Applications. Description. N DIP8 (plastic package)

LF412 Low Offset Low Drift Dual JFET Input Operational Amplifier

PIN CONFIGURATION FEATURES ORDERING INFORMATION ABSOLUTE MAXIMUM RATINGS. D, F, N Packages

DATA SHEET. TDA8560Q 2 40 W/2 Ω stereo BTL car radio power amplifier with diagnostic facility INTEGRATED CIRCUITS Jan 08

LM1036 Dual DC Operated Tone/Volume/Balance Circuit

Buffer Op Amp to ADC Circuit Collection

How To Close The Loop On A Fully Differential Op Amp

Evaluating the complex configuration options of the Texas Instruments advanced fuel gauges can be

DATA SHEET. TDA1518BQ 24 W BTL or 2 x 12 watt stereo car radio power amplifier INTEGRATED CIRCUITS

Supertex inc. HV Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit

WHAT DESIGNERS SHOULD KNOW ABOUT DATA CONVERTER DRIFT

Symbol Parameters Units Frequency Min. Typ. Max. 850 MHz

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A

Signal Conditioning Piezoelectric Sensors

Design Note DN002. Practical Sensitivity Testing By Morten Engjom. Keywords. 1 Introduction. Receiver Testing Sensitivity

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type

Application Report SLVA051

TL783C, TL783Y HIGH-VOLTAGE ADJUSTABLE REGULATOR

DESCRIPTION FEATURES TYPICAL APPLICATION. LT1097 Low Cost, Low Power Precision Op Amp APPLICATIONS

Low Noise, Matched Dual PNP Transistor MAT03

TL074 TL074A - TL074B

Providing Continuous Gate Drive Using a Charge Pump

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

LM833 LOW NOISE DUAL OPERATIONAL AMPLIFIER

HI-200, HI-201. Features. Dual/Quad SPST, CMOS Analog Switches. Applications. Ordering Information. Functional Diagram FN3121.9

Op Amp Circuit Collection

Transcription:

INA03 INA03 INA03 Low Noise, Low Distortion INSTRUMENTATION AMPLIFIER FEATURES LOW NOISE: nv/ Hz LOW THDN: 0.0009% at khz, G = 00 HIGH GBW: 00MHz at G = 000 WIDE SUPPLY RANGE: ±9V to ±V HIGH CMRR: >00dB BUILT-IN GAIN SETTING RESISTORS: G =, 00 UPGRADES AD APPLICATIONS HIGH QUALITY MICROPHONE PREAMPS (REPLACES TRANSFORMERS) MOVING-COIL PREAMPLIFIERS DIFFERENTIAL RECEIVERS AMPLIFICATION OF SIGNALS FROM: Strain Gages (Weigh Scale Applications) Thermocouples Bridge Transducers DESCRIPTION The INA03 is a very low noise, low distortion monolithic instrumentation amplifier. Its current-feedback circuitry achieves very wide bandwidth and excellent dynamic response. It is ideal for low-level audio signals such as balanced low-impedance microphones. The INA03 provides near-theoretical limit noise performance for 00Ω source impedances. Many industrial applications also benefit from its low noise and wide bandwidth. Unique distortion cancellation circuitry reduces distortion to extremely low levels, even in high gain. Its balanced input, low noise and low distortion provide superior performance compared to transformer-coupled microphone amplifiers used in professional audio equipment. The INA03 s wide supply voltage (±9 to ±V) and high output current drive allow its use in high-level audio stages as well. A copper lead frame in the plastic DIP assures excellent thermal performance. The INA03 is available in -pin plastic DIP and SOL- surface-mount packages. Commercial and Industrial temperature range models are available. Input Gain Sense RG 3 G = 00 4 R G Gain Sense Input Gain Drive A 3kΩ 0.Ω 3kΩ A kω kω Gain Drive Offset Null Offset Null 3 4 kω A 3 kω 9 8 V V 0 Sense Output Ref International Airport Industrial Park Mailing Address: PO Box 400, Tucson, AZ 834 Street Address: 30 S. Tucson Blvd., Tucson, AZ 80 Tel: (0) 4- Twx: 90-9- Internet: http://www.burr-brown.com/ FAXLine: (800) 48-33 (US/Canada Only) Cable: BBRCORP Telex: 0-49 FAX: (0) 889-0 Immediate Product Info: (800) 48-3 INA03 990 Burr-Brown Corporation PDS-0H Printed in U.S.A. March, 998 SBOS003

SPECIFICATIONS All specifications at T A = C, V S = ±V and R L = kω, unless otherwise noted. INA03KP, KU PARAMETER CONDITIONS MIN TYP MAX UNITS GAIN Range of Gain 000 V/V Gain Equation () G = kω/r G V/V Gain Error, DC G = ±0V Output 0.00 0.0 % G = 00 0.0 0. % Equation 0.0 % Gain Temp. Co. G = ±0V Output 0 ppm/ C G = 00 ppm/ C Equation ppm/ C Nonlinearity, DC G = ±0V Output 0.0003 0.0 % of FS () G = 00 0.000 0.0 % of FS OUTPUT Voltage, R L = 00Ω T A = T MIN to T MAX ±. ± V R L = 00Ω V S = ±, T A = C ±0 ± V Current T A = T MIN to T MAX ±40 ma Short Circuit Current ±0 ma Capacitive Load Stability 0 nf INPUT OFFSET VOLTAGE Initial Offset RTI (3) (30 00/G) µv (KU Grade) (0 000/G) µv vs Temp G = to 000 T A = T MIN to T MAX 0/G µv/ C G = 000 T A = T MIN to T MAX µv/ C vs Supply ±9V to ±V 0. 8/G 4 0/G µv/v INPUT BIAS CURRENT Initial Bias Current. µa vs Temp T A = T MIN to T MAX na/ C Initial Offset Current 0.04 µa vs Temp T A = T MIN to T MAX 0. na/ C INPUT IMPEDANCE Differential Mode 0 MΩ pf Common-Mode 0 MΩ pf INPUT VOLTAGE RANGE Common-Mode Range (4) ± ± V CMR G = DC to 0Hz 8 db G = 00 DC to 0Hz 00 db INPUT NOISE Voltage () R S = 0Ω 0Hz nv/ Hz 00Hz. nv/ Hz khz nv/ Hz Current, khz pa/ Hz OUTPUT NOISE Voltage khz nv/ Hz A Weighted, 0Hz-0kHz 0Hz-0kHz 00 dbu DYNAMIC RESPONSE 3dB Bandwidth: G = Small Signal MHz G = 00 Small Signal 800 khz Full Power Bandwidth G = = ±0V, R L = 00Ω 40 khz Slew Rate G = to 00 V/µs THD Noise G = 00, f = khz 0.0009 % Settling Time 0.% G = V O = 0V Step. µs G = 00. µs Settling Time 0.0% G = V O = 0V Step µs G = 00 3. µs Overload Recovery () 0% Overdrive µs NOTES: () Gains other than and 00 can be set by adding an external resistor, R G between pins and. Gain accuracy is a function of R G. () FS = Full Scale. (3) Adjustable to zero. (4) V O = 0V, see Typical Curves for V CM vs V O. () V NOISE RTI = V N INPUT (V N OUTPUT /Gain) 4KTR G. See Typical Curves. () Time required for output to return from saturation to linear operation following the removal of an input overdrive voltage. INA03

SPECIFICATIONS (CONT) All specifications at T A = C, V S = ±V and R L = kω, unless otherwise noted. INA03KP, KU PARAMETER CONDITIONS MIN TYP MAX UNITS POWER SUPPLY Rated Voltage ± V Voltage Range ±9 ± V Quiescent Current 9. ma TEMPERATURE RANGE Specification 0 0 C Operation 40 8 C Storage 40 00 C Thermal Resistance, θ JA 00 C/W PIN CONFIGURATION Top View Input () Gain Sense Offset Null 3 Offset Null 4 Gain Drive RG Ref 4 3 0 DIP or SOIC Input Gain Sense G = 00 RG Gain Drive Sense Output ELECTROSTATIC DISCHARGE SENSITIVITY Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. V NOTE: () Pin Marking SOL- Package 8 PACKAGE/ORDERING INFORMATION PACKAGE DRAWING TEMPERATURE PRODUCT PACKAGE NUMBER () RANGE INA03KP Plastic DIP 80 0 C to 0 C INA03KU SOL- 0 C to 0 C 9 V ABSOLUTE MAXIMUM RATINGS () Power Supply Voltage... ±V Input Voltage Range, Continuous... ±V S Operating Temperature Range:... 40 C to 8 C Storage Temperature Range:... 40 C to 8 C Junction Temperature: P, U Package... C Lead Temperature (soldering, 0s)... 300 C Output Short Circuit to Common... Continuous NOTE: () Stresses above these ratings may cause permanent damage. NOTE: () For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user s own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. 3 INA03

TYPICAL PERFORMANCE CURVES At T A = C, V S = ±V, unless otherwise noted. ± INPUT VOLTAGE RANGE vs SUPPLY ± OUTPUT SWING vs SUPPLY Input Voltage Range (V) ±0 ± ±0 Output Voltage (V) ±0 ± ±0 ± ± ±0 ± ±0 ± ± ± ±0 ± ±0 ± Power Supply Voltage (V) Power Supply Voltage (V) MAX COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE ± OUTPUT SWING vs LOAD RESISTANCE Common-Mode Voltage (V).. V = ±V S V = ±V S Output Voltage (V) ± ±8 ±4 0.. Output Voltage (V) ±0 0 00 400 00 800 k Load Resistance ( Ω) 0 OFFSET VOLTAGE vs TIME FROM POWER UP (G = 00).0 INPUT BIAS CURRENT vs SUPPLY. Change In V OSI (µv) 0 0 0 Input Bias Current (µa).0.4.40.3.30 0 0 3 4 Time (min). 9 0 0 Power Supply Voltage (±V) INA03 4

TYPICAL PERFORMANCE CURVES (CONT) At T A = C, V S = ±V, unless otherwise noted. INPUT BIAS CURRENT vs TEMPERATURE SMALL SIGNAL TRANSIENT RESPONSE (G = ) Input Bias Current (µa) 4 3 Output Voltage (V) 0 0 00 Temperature ( C) Time (µs) SMALL SIGNAL TRANSIENT RESPONSE (G = 00) LARGE SIGNAL TRANSIENT RESPONSE (G = ) Output Voltage (V) Output Voltage (V) Time (µs) Time (µs) LARGE SIGNAL TRANSIENT RESPONSE (G = 00) 0 SETTLING TIME vs GAIN (0.%, 0V STEP) 8 Output Voltage (V) Settling Time (µs) 4 Time (µs) 0 0 00 000 Gain INA03

TYPICAL PERFORMANCE CURVES (CONT) At T A = C, V S = ±V, unless otherwise noted. Settling Time (µs) 0 8 4 SETTLING TIME vs GAIN (0.0%, 0V STEP) 0 0 00 000 Gain Gain (db) SMALL-SIGNAL FREQUENCY RESPONSE 0 0 G = 000 0 40 G = 00 30 0 G = 0 0 0 G = 0 0 30 40 0 0 00 k 0k 00k M 0M k NOISE VOLTAGE (RTI) vs FREQUENCY 40 CMR vs FREQUENCY Noise (RTI) (nv/ Hz) 00 0 G = 00 G = G = 0 G = 00 G = 000 Common-Mode Rejection (db) 0 00 80 0 40 0 G = 0 G = G = 000 G = 00 G = 00 0 00 k 0k 0 0 00 k 0k 00k M THD N (%) 0. 0.00 0.00 THD N vs FREQUENCY G = 000 G = G = 00 G = 0 V = 8dBu OUT Power Supply Rejection (db) 40 0 00 80 0 40 0 G = 00 G = 0 G = V POWER SUPPLY REJECTION vs FREQUENCY G = 000 0.000 0 00 k 0k 0k 0 0 00 k 0k 00k M INA03

TYPICAL PERFORMANCE CURVES (CONT) At T A = C, V S = ±V, unless otherwise noted. Power Supply Rejection (db) 40 0 00 80 0 40 0 0 G = 00, 000 G = 0 G = V POWER SUPPLY REJECTION vs FREQUENCY 0 00 k 0k 00k M THD N (%) THD N vs LEVEL f = khz 0. 0.00 G = 0.00 0.000 0 4 30 0 Output Amplitude (dbu) THD N (%) 0. 0.0 0.00 THD N vs LOAD G = = 0Vp-p f = khz CCIF IMD (%) 0. 0.00 CCIF IMD vs AMPLITUDE G = 000 G = 00 G = 0.00 G = 0 0.000 00 400 00 800 k R LOAD ( ) 0.000 0 0 40 30 0 0 0 0 0 Output Amplitude (dbu) CCIF IMD vs FREQUENCY SMPTE IMD vs AMPLITUDE CCIF IMD (%) 0. 0.00 0.00 0.000 G = 000 G = 00 G = 0 G = k 0k 0k SMPTE IMD (%) G = 000 0. G = 00 0.00 0.00 G = G = 0 0.000 0 0 40 30 0 0 0 0 0 Output Amplitude (dbu) INA03

TYPICAL PERFORMANCE CURVES (CONT) At T A = C, V S = ±V unless, otherwise noted. SMPTE IMD vs FREQUENCY 00 CURRENT NOISE SPECTRAL DENSITY SMPTE IMD (%) 0. 0.00 G = 000 G = 00 G = 0.00 G = 0 0.000 k 0k 0k Current Noise Density (pa/ Hz) 0 0 00 k 0k APPLICATIONS INFORMATION Figure shows the basic connections required for operation. Power supplies should be bypassed with µf tantalum capacitors near the device pins. The output Sense (pin ) and output Reference (pin ) should be low impedance connections. Resistance of a few ohms in series with these connections will degrade the common-mode rejection of the amplifier. To avoid oscillations, make short, direct connection to the gain set resistor and gain sense connections. Avoid running output signals near these sensitive input nodes. INPUT CONSIDERATIONS Certain source impedances can cause the INA03 to oscillate. This depends on circuit layout and source or cable characteristics connected to the input. An input network consisting of a small inductor and resistor (Figure ) can greatly reduce the tendancy to oscillate. This is especially useful if various input sources are connected to the INA03. Although not shown in other figures, this network can be used, if needed, with all applications shown. GAIN SELECTION Gains of or 00V/V can be set without external resistors. For G = V/V (unity gain) leave pin 4 open (no connection) see Figure 4. For G = 00V/V, connect pin 4 to pin see Figure. Gain can also be accurately set with a single external resistor as shown in Figure. The two internal feedback resistors are laser-trimmed to 3kΩ within approximately ±0.%. The temperature coefficient of these resistors is approximately 0ppm/ C. Gain using an external R G resistor is G = kω R G INA03 8

V µf Tantalum 0Ω 9.µH V IN R G 3 4 NOTES: () No R G required for G =. See gain-set connections in Figure 4. () R G for G = 00 is internal. See gain-set connection in Figure. 8 V INA03 0 FIGURE. Basic Circuit Configuration. GAIN GAIN (db) R G (Ω) 0 Note 3. 0 4 0 0 3. 30 9 00 40 0. () 3 0 9 000 0 Accuracy and TCR of the external R G will also contribute to gain error and temperature drift. These effects can be directly inferred from the gain equation. Connections available on A and A allow external resistors to be substituted for the internal 3kΩ feedback resistors. A precision resistor network can be used for very accurate and stable gains. To preserve the low noise of the INA03, the value of external feedback resistors should be kept low. Increasing the feedback resistors to 0kΩ would increase noise of the INA03 to approximately.nv/ Hz. Due to the current-feedback input circuitry, bandwidth would also be reduced. NOISE PERFORMANCE The INA03 provides very low noise with low source impedance. Its nv/ Hz voltage noise delivers near theoretical noise performance with a source impedance of 00Ω. Relatively high input stage current is used to achieve this low noise. This results in relatively high input bias current and input current noise. As a result, the INA03 may not provide best noise performance with source impedances greater than 0kΩ. For source impedance greater than 0kΩ, consider the INA4 (excellent for precise DC applications), or the INA FET-input IA for high speed applications. OFFSET ADJUSTMENT Offset voltage of the INA03 has two components: input stage offset voltage is produced by A and A ; and, output stage offset is produced by A 3. Both input and output stage offset are laser trimmed and may not need adjustment in many applications. V O = G V IN R L.µH 0Ω FIGURE. Input Stabilization Network. Offset voltage can be trimmed with the optional circuit shown in Figure 3. This offset trim circuit primarily adjusts the output stage offset, but also has a small effect on input stage offset. For a mv adjustment of the output voltage, the input stage offset is adjusted approximately µv. Use this adjustment to null the INA03 s offset voltage with zero differential input voltage. Do not use this adjustment to null offset produced by a sensor, or offset produced by subsequent stages, since this will increase temperature drift. To offset the output voltage without affecting drift, use the circuit shown in Figure 4. The voltage applied to pin is summed at the output. The op amp connected as a buffer provides a low impedance at pin to assure good commonmode rejection. Figure shows a method to trim offset voltage in ACcoupled applications. A nearly constant and equal input bias current of approximately.µa flows into both input terminals. A variable input trim voltage is created by adjusting the balance of the two input bias return resistances through which the input bias currents must flow. V IN R G 3 4 FIGURE 3. Offset Adjustment Circuit. 0kΩ 3 INA03 INA03 4 V 0 kω G = R G Offset Adjust Range = ±0mV. RTI 9 INA03

Figure shows an active control loop that adjusts the output offset voltage to zero. A, R, and C form an integrator that produces an offsetting voltage applied to one input of the INA03. This produces a db/octave low frequency rolloff like the capacitor input coupling in Figure. COMMON-MODE INPUT RANGE For proper operation, the combined differential input signal and common-mode input voltage must not cause the input amplifiers to exceed their output swing limits. The linear input range is shown in the typical performance curve Maximum Common-Mode Voltage vs Output Voltage. For a given total gain, the input common-mode range can be increased by reducing the input stage gain and increasing the output stage gain with the circuit shown in Figure. OUTPUT SENSE An output sense terminal allows greater gain accuracy in driving the load. By connecting the sense connection at the load, I R voltage loss to the load is included inside the feedback loop. Current drive can be increased by connecting a current booster inside the feedback loop as shown in Figure. V IN 3 4 INA03 0 OPA Offset Adjustment Range = ±mv Gain = V/V (0dB) 0kΩ V 00µA () 00µA () 0Ω 0Ω In I B I B.µA I B I B 3 4 In 0kΩ () 0kΩ () 00kΩ () INA03 Gain = 00V/V (40dB) 0 NOTE: () 0k Ω R, 00k Ω pot is max recommended value. Use smaller values in this ratio if possible. NOTE: () / REF00 V FIGURE 4. Output Offsetting. FIGURE. Input Offset Adjustment for AC-Coupled Inputs. Gain = 00V/V (40dB) In 3 4 INA03 0 f 3dB = Gain π RC In C µf R 00kΩ 00kΩ () 00kΩ () 0kΩ A kω / OPA03 NOTE: () 00k Ω is max recommended value. Use smaller value if possible. FIGURE. Automatic DC Restoration. INA03 0

R F R V IN 3 4 INA03 0 R R 3 V IN R G 3 4 INA03 0 G = R R G F Output Stage Gain = (R k) R R 3 (R k) OUTPUT STAGE R and R 3 R GAIN (kω) (Ω) k.4k.k 3Ω 0.k 3Ω R F R F > 0kΩ can increase noise and reduce bandwidth see text. NOTE: AD equivalent pinout. FIGURE. Gain Adjustment of Output Stage. FIGURE 8. Use of External Resistors for Gain Set. (a) AD G =, V IN = ±V, R L = 00Ω (b) INA03 G =, V IN = ±V, R L = 00Ω A common problem with many IC op amps and instrumentation amplifiers is shown in (a). Here, the amplifier s input is driven beyond its linear common-mode range, forcing the output of the amplifier into the supply rails. The output then folds back, i.e., a more positive input voltage now causes the output of the amplifier to go negative. The INA03 has protection circuitry to prevent fold-back, and as shown in (b), limits cleanly. FIGURE 9. INA03 Overload Condition Performance. Gain = V/V (0dB) V 0Ω 3 MJ0 V IN 4 INA03 Introduces approximately 0.% Gain Error. 0Ω 0 CMR Trim V IN R G 3 4 00Ω INA03 0 MJ0 Buffer inside feedback loop (To headphone or speaker) V FIGURE 0. Optional Circuit for Externally Trimming CMR. FIGURE. Increasing Output Circuit Drive. INA03

cm 3.8kΩ.8kΩ 4µF/3V 48V.kΩ Phantom Power 40Ω 4kΩ 4µF/3V.kΩ 0dB Pad 0dB Pad Gain Adjust 0Ω kω 3 4 INA03 0 µf OPA 00kΩ 40Ω Output offset voltage control loop. FIGURE. Microphone Preamplifier with Provision for Phantom Power Microphones. 0kΩ 3 0kΩ V IN 0kΩ 4 INA03 0 0kΩ 00Ω OPA0 Shield driver minimizes degradation of CMR due to distributed capacitance on the input lines. FIGURE 3. Instrumentation Amplifier with Shield Driver. OPA 3 4 INA03 0 = 00 V IN V IN OPA Gain = 00V/V (40dB) FIGURE 4. Gain-of-00 INA03 with FET Buffers. INA03

PACKAGE OPTION ADDENDUM www.ti.com 9-Dec-004 PACKAGING INFORMATION Orderable Device Status () Package Type Package Drawing Pins Package Qty Eco Plan () Lead/Ball Finish MSL Peak Temp (3) INA03KP ACTIVE PDIP N None Call TI Level-NA-NA-NA INA03KU ACTIVE SOIC DW 48 None CU SNPB Level-3-0C-8 HR INA03KU/K ACTIVE SOIC DW 000 None CU SNPB Level-3-0C-8 HR () The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. () Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all substances, including the requirement that lead not exceed 0.% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page

IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Amplifiers amplifier.ti.com Audio www.ti.com/audio Data Converters dataconverter.ti.com Automotive www.ti.com/automotive DSP dsp.ti.com Broadband www.ti.com/broadband Interface interface.ti.com Digital Control www.ti.com/digitalcontrol Logic logic.ti.com Military www.ti.com/military Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork Microcontrollers microcontroller.ti.com Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless Mailing Address: Texas Instruments Post Office Box 303 Dallas, Texas Copyright 004, Texas Instruments Incorporated