High Definition Audio SoundMAX Codec AD1882



Similar documents
Precision, Unity-Gain Differential Amplifier AMP03

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

ICS514 LOCO PLL CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

SPREAD SPECTRUM CLOCK GENERATOR. Features

Features. Modulation Frequency (khz) VDD. PLL Clock Synthesizer with Spread Spectrum Circuitry GND

ICS SPREAD SPECTRUM CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Rail-to-Rail, High Output Current Amplifier AD8397

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

High Speed, Low Cost, Triple Op Amp ADA4861-3

High Common-Mode Rejection. Differential Line Receiver SSM2141. Fax: 781/ FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

DATA SHEET. TDA1543 Dual 16-bit DAC (economy version) (I 2 S input format) INTEGRATED CIRCUITS

ICS379. Quad PLL with VCXO Quick Turn Clock. Description. Features. Block Diagram

Low Noise, Matched Dual PNP Transistor MAT03

1.5 Ω On Resistance, ±15 V/12 V/±5 V, icmos, Dual SPDT Switch ADG1436

TL084 TL084A - TL084B

CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660

C-Media CMI9761A / 9761A+ 6 Channel AC Audio Codec

High Voltage Current Shunt Monitor AD8212

Supertex inc. HV Channel High Voltage Amplifier Array HV256. Features. General Description. Applications. Typical Application Circuit

Variable Resolution, 10-Bit to 16-Bit R/D Converter with Reference Oscillator AD2S1210-EP

INTEGRATED CIRCUITS DATA SHEET. TDA7000 FM radio circuit. Product specification File under Integrated Circuits, IC01

CMOS 1.8 V to 5.5 V, 2.5 Ω SPDT Switch/2:1 Mux in Tiny SC70 Package ADG779

2 TO 4 DIFFERENTIAL PCIE GEN1 CLOCK MUX ICS Features

High Speed, Low Power Dual Op Amp AD827

4 OUTPUT PCIE GEN1/2 SYNTHESIZER IDT5V41186

FOUR CHANNEL HD AUDIO CODEC 92HD75B. Description. Features. Block Diagram DATASHEET. Port A Port B Port C Port D Port E Port F SPDIF Out 1 SPDIF Out 2

1 TO 4 CLOCK BUFFER ICS551. Description. Features. Block Diagram DATASHEET

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to C)

MAX14760/MAX14762/MAX14764 Above- and Below-the-Rails Low-Leakage Analog Switches

Isolated AC Sine Wave Input 3B42 / 3B43 / 3B44 FEATURES APPLICATIONS PRODUCT OVERVIEW FUNCTIONAL BLOCK DIAGRAM

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

MC Low noise quad operational amplifier. Features. Description

UA741. General-purpose single operational amplifier. Features. Applications. Description. N DIP8 (plastic package)

NTE2053 Integrated Circuit 8 Bit MPU Compatible A/D Converter

1-Mbit (128K x 8) Static RAM

Advanced Monolithic Systems

ICS SYSTEM PERIPHERAL CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

HA-5104/883. Low Noise, High Performance, Quad Operational Amplifier. Features. Description. Applications. Ordering Information. Pinout.

LC 2 MOS Signal Conditioning ADC with RTD Excitation Currents AD7711

Description. For Fairchild s definition of Eco Status, please visit:

Features. V PP IN V CC3 IN V CC5 IN (opt) EN0 EN1 MIC2562

5.5 V Input, 300 ma, Low Quiescent Current, CMOS Linear Regulator ADP122/ADP123

Low Voltage Microphone Preamplifier with Variable Compression and Noise Gating SSM2167

Quad Low Offset, Low Power Operational Amplifier OP400

FUNCTIONAL BLOCK DIAGRAM 3V TO 5V (ADC REF) ST2 ST1 TEMP V RATIO 25 C MECHANICAL SENSOR AC AMP CHARGE PUMP AND VOLTAGE REGULATOR

Single-Supply, Rail-to-Rail, Low Power, FET Input Op Amp AD820

3 V/5 V Low Power, Synchronous Voltage-to-Frequency Converter AD7740*

10-Bit Digital Temperature Sensor in 6-Lead SOT-23 AD7814

PS25202 EPIC Ultra High Impedance ECG Sensor Advance Information

TDA CHANNEL VOLUME CONTROLLER 1 FEATURES 2 DESCRIPTION. Figure 1. Package

MUSES8920. High Quality Audio J-FET Input Dual Operational Amplifier - 1 -

NE592 Video Amplifier

DATA SHEET. TDA8560Q 2 40 W/2 Ω stereo BTL car radio power amplifier with diagnostic facility INTEGRATED CIRCUITS Jan 08

INTEGRATED CIRCUITS DATA SHEET. TDA W BTL mono audio amplifier. Product specification File under Integrated Circuits, IC01

+5 V Powered RS-232/RS-422 Transceiver AD7306

Voltage Output Temperature Sensor with Signal Conditioning AD22100

LM833 LOW NOISE DUAL OPERATIONAL AMPLIFIER

LDS WLED Matrix Driver with Boost Converter FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT

High Speed, Low Power Monolithic Op Amp AD847

28V, 2A Buck Constant Current Switching Regulator for White LED

12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER

HT9170 DTMF Receiver. Features. General Description. Selection Table

AP331A XX G - 7. Lead Free G : Green. Packaging (Note 2)

EVAL-AD5390/91/92EB. Evaluation Board for 8-/16-Channel, 12-/14-Bit, Serial Input, Voltage-Output DACs

Audio Codec 97. Revision 2.3 Revision 1.0 April, 2002

256K (32K x 8) Static RAM

TS34119 Low Power Audio Amplifier

High-Speed, 5 V, 0.1 F CMOS RS-232 Driver/Receivers ADM202/ADM203

CMOS 1.8 V to 5.5 V, 2.5 2:1 Mux/SPDT Switch in SOT-23 ADG719

Low Cost, High Speed, Rail-to-Rail, Output Op Amps ADA4851-1/ADA4851-2/ADA4851-4

CMOS 5 V/+5 V 4 Single SPDT Switches ADG619/ADG620

Product Datasheet P MHz RF Powerharvester Receiver

ESD Line Ultra-Large Bandwidth ESD Protection

LTC Channel Analog Multiplexer with Serial Interface U DESCRIPTIO

TL074 TL074A - TL074B

PI5A100. Precision, Wide-Bandwidth Quad SPDT Analog Switch. Description. Features. Block Diagram, Pin Configuration. Applications.

SMS : Surface Mount, 0201 Zero Bias Silicon Schottky Detector Diode

Kit 27. 1W TDA7052 POWER AMPLIFIER

CA723, CA723C. Voltage Regulators Adjustable from 2V to 37V at Output Currents Up to 150mA without External Pass Transistors. Features.

Description. Table 1. Device summary. Order code Temperature range Package Packaging Marking

Optocoupler, Phototransistor Output, with Base Connection

STF & STF201-30

4N25 Phototransistor Optocoupler General Purpose Type

2 CMOS 5 V/5 V, SPST Switches ADG601/ADG602

LM2901. Low-power quad voltage comparator. Features. Description

TS555. Low-power single CMOS timer. Description. Features. The TS555 is a single CMOS timer with very low consumption:

Audio Codec 97 with Headphone Amplifier

Kit Watt Audio Amplifier

Spread Spectrum Clock Generator AK8126A

AAT3520/2/4 MicroPower Microprocessor Reset Circuit

SLG7NT4129 PCIE RTD3. Pin Configuration. Features Low Power Consumption Dynamic Supply Voltage RoHS Compliant / Halogen-Free Pb-Free TDFN-12 Package

VITESSE SEMICONDUCTOR CORPORATION. 16:1 Multiplexer. Timing Generator. CMU x16

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

R EXT THERMISTOR. Maxim Integrated Products 1

Triple single-pole double-throw analog switch

5 kv rms Signal Isolated High Speed CAN Transceiver with Bus Protection ADM3054

Small, Low Power, 3-Axis ±3 g Accelerometer ADXL337

OBSOLETE. Omnidirectional Microphone with Bottom Port and Digital Output ADMP421. Data Sheet GENERAL DESCRIPTION FEATURES APPLICATIONS

Transcription:

High Definition Audio SoundMAX Codec AD1882 FEATURES 2 stereo headphone amplifiers Microsoft Vista Premium logo for notebook and desktop audio outputs, 90 audio inputs Internal 32-bit arithmetic for greater accuracy Impedance and presence detection on all jack pins Digital synthesis PCBeep C/LFE channel swapping 2 general-purpose digital I/O (GPIO) pins Advanced power management modes EAPD control for internal speakers 48-lead, Pb-free LFCSP_VQ package SIX 96 khz DACs 3 independent stereo DAC pairs Independent 8 khz, 11.025 khz, 16 khz, 22.05 khz, 32 khz, 44.1 khz, 48 khz, 88.2 khz, and 96 khz sample rates 16-, 20-, and 24-bit PCM resolution Selectable stereo mixer on outputs FOUR 96 khz ADCs 2 independent stereo ADC pairs Simultaneous record of up to 4 channels Independent 8 khz, 11.025 khz, 16 khz, 22.05 khz, 32 khz, 44.1 khz, 48 khz, 88.2 khz, and 96 khz sample rates 16-, 20-, and 24-bit resolution S/PDIF OUTPUT Supports 44.1 khz, 48, khz 88.2 khz, and 96 khz sample rates 16-, 20-, and 24-bit data widths; PCM and AC3 formats Digital PCM gain control DEDICATED AUXILIARY PINS Stereo CD input w/gnd sense Mono out pin for internal speakers or telephony Analog PCBeep input pin DIGITAL BEEP AD1882 DAC0 PORT F H D DAC1 HP PORT D A U D I O I N T E R F A C E DAC2 ADC0 HP PORT G MONO OUT PORT A PORT C PORT E PCBEEP PORT B ADC1 CD IN Figure 1. AD1882 Block Diagram Rev. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A. Tel:781.329.4700 www.analog.com Fax:781.461.3113 2008 Analog Devices, Inc. All rights reserved.

TABLE OF CONTENTS Features... 1 Revision History... 2 General Description... 3 Additional Information... 3 Jack Configuration... 3 Specifications... 4 Test Conditions... 4 Performance... 4 General Specifications... 4 HD Audio Link Specifications... 6 Power-Down States... 6 Absolute Maximum Ratings... 7 ESD Caution... 7 Environmental Conditions... 7 Pin Configuration and Function Descriptions... 8 HD Audio Widgets... 11 HD Audio Parameters... 12 Outline Dimensions... 16 Ordering Guide... 16 REVISION HISTORY 4/08 Rev. 0 to Rev. A Changed analog and digital power supply specifications...6 Changed analog and digital specifications and revised footnotes in Power-Down States... 6 Changed revision ID in Widget Parameters... 13 Rev. A Page 2 of 16 April 2008

GENERAL DESCRIPTION The AD1882 audio codec and SoundMAX software provides superior HD audio quality that exceeds Vista Premium performance. The AD1882 has six DACs and four ADCs, two stereo headphone ports, C/LFE swapping, digital and analog PCBeep, and S/PDIF output, making the AD1882 the right choice for desktop PCs where performance is the primary consideration. The jack retasking feature on this product supports various configurations including platforms for 5.1 on 5 or 3 jacks, and front panel jack retasking. The AD1882 is available in a 48-lead RoHS compliant lead frame chip scale package in both reels and trays. See Ordering Guide on Page 16. ADDITIONAL INFORMATION This data sheet provides a general overview of the AD1882 SoundMAX codec s architecture and functionality. Additional information on the AD1882 is available in the AD1882 Programmers Reference Manual. Please contact your local Analog Devices, Inc., sales representative for more information. For information on SoundMAX codecs and software, see Analog Devices website at www.analog.com/soundmax. JACK CONFIGURATION The guidelines shown in Table 1 through Table 3 should be used when selecting ports for particular functions. Table 2. Typical Desktop Configuration with 5.1 on 3 Jacks Port Function Port A Front Panel Headphone Port B Front Panel Microphone Port C Rear Panel Line-In/Surround Port D Rear Panel Line-Out/Headphone Port E Rear Panel Microphone / C/LFE Table 3. Typical Notebook Configuration Port Function Port A Headphone Port B Microphone Port C Internal Microphone Port D Internal Stereo Speakers Port E Docking Station Line-In/Microphone Table 1. Typical Desktop Configuration with Discreet Jacks Port Port A Port B Port C Port D Port E Port F Port G Function Front Panel Headphone Front Panel Microphone Rear Panel Line-In Rear Panel Line-Out/Headphone Rear Panel Microphone Rear Panel Surround Rear Panel C/LFE Rev. A Page 3 of 16 April 2008

SPECIFICATIONS TEST CONDITIONS Parameter Temperature Digital Supply Analog Supply MIC_BIAS_IN (via Low-Pass Filter) Sample Rate f S Input Signal (Frequency Sine Wave) Amplitude for THD + N Analog Output Pass Band DAC ADC Test Condition 25 C 3.3 V 3.3 V 5.0 V 48 khz 1008 Hz 3.0 Full Scale 20 Hz to 20 khz 10 kω Output Load: Line Out Tests 32 Ω Output Load: Headphone Tests 0 Gain PERFORMANCE Parameter Min Typ Max Unit Line-Out Drive (10 kω Loads DAC to Pin) Total Harmonic Distortion (THD + N) Dynamic Range ( 60 in Ref to f S A-Weighted) Signal-to-Noise Ratio Headphone Drive (32 Ω Loads DAC to Pin) Total Harmonic Distortion (THD + N) Dynamic Range ( 60 in Ref to f S A-Weighted) Signal-to-Noise Ratio Input Ports (Pin to ADC, Mic Boost = 0 ) Total Harmonic Distortion (THD + N) Dynamic Range ( 60 in Ref to f S A-Weighted) Signal-to-Noise Ratio GENERAL SPECIFICATIONS Table 4. AD1882 General Specifications Parameter Min Typ Max Unit DIGITAL DECIMATION AND INTERPOLATION FILTERS f S = 8 khz to 192 khz 1 Pass Band 0 0.4 f S Hz Pass-Band Ripple ±0.005 Stop Band 0.6 f S Hz Stop-Band Rejection Group Delay +20 100 1/f S Group Delay Variation Over Pass Band 0 μs ANALOG-TO-DIGITAL CONVERTERS Resolution 24 Bits Gain Error (Full-Scale Span Relative to Nominal Input Voltage) 2 ±10 % Interchannel Gain Mismatch (Difference of Gain Errors) ±0.5 ADC Offset Error 1 ±5 mv ADC Crosstalk 1 Line Inputs (Input L, Ground R, Read R; Input R, Ground L, Read L) 85 Line Inputs to Other 100 80 85 83 81 90 90 Rev. A Page 4 of 16 April 2008

Table 4. AD1882 General Specifications (Continued) Parameter Min Typ Max Unit DIGITAL TO ANALOG CONVERTERS Resolution 24 Bits Gain Error (Full-Scale Span Relative to Nominal Input Voltage) 1 ±10 % Interchannel Gain Mismatch (Difference of Gain Errors) ±0.5 Total Audible Out-of-Band Energy (Measured from 0.6 f S to 100 khz) 1 85 DAC Crosstalk (Input L, Zero R, Read R_OUT; Input R, Zero L, Read L_OUT) 1 DAC VOLUMES Step Size (DAC-0, DAC-1, DAC-2) 1.5 Output Gain/Attenuation Range 58.5 0 Mute Attenuation of 0 Fundamental 1 80 ADC VOLUMES Step Size (ADCSEL-0, ADCSEL-1) 1.5 PGA Gain/Attenuation Range 58.5 +22.5 Mute Attenuation of 0 Fundamental 1 80 ANALOG MIXER Signal-to-Noise Ratio (SNR) Input to Output CD to Port D Output Port B, C, or E to Port D Output Port A to Port D Output Port D to Port A Output Step Size: All Mixer Inputs 1.5 Input Gain/Attenuation Range: All Mixer Inputs 34.5 +12.0 ANALOG LINE LEVEL OUTPUTS Full-Scale Output Voltage 1.0 1.0 V rms 3 Ports C, E, F, and G Mono Out 2.83 V p-p Output Impedance 1 300 Ω External Load Impedance 1 10 kω Output Capacitance 1 15 pf External Load Capacitance 1000 pf ANALOG HP DRIVE OUTPUTS Full-Scale Output Voltage 1.0 V rms 3 Ports A and D 2.83 V p-p Output Impedance 1 0.5 Ω External Load Impedance 1 32 Ω Output Capacitance 1 15 pf External Load Capacitance 1 1000 pf ANALOG INPUTS CD, Port D (When Used as Input) 1 2.83 V rms 3 V p-p Microphone Boost Amplifier, Ports B, C, or E Boost = 0 1 V rms 3 (When Used as Inputs) 2.83 V p-p Boost = 10 0.316 0.894 V rms 3 V p-p Boost = 20 0.1 0.283 V rms 3 V p-p Boost = 30 0.032 0.089 V rms 3 V p-p Input Impedance 1 20 kω Input Capacitance 1 5 7.5 pf Rev. A Page 5 of 16 April 2008

Table 4. AD1882 General Specifications (Continued) Parameter Min Typ Max Unit Digital GPIO Pins: GPIO_0, GPIO_1/EAPD Input Signal High (V IH ) DV IO 0.60 DV IO V Input Signal Low (V IL ) 0 DV IO 0.24 V Input Leakage Current (Signal High, (I IH ) 150 na Input Leakage Current (Signal Low, (I IL ) 50 μa Output Signal High (V OH ) I OUT = 500 μa DV IO 0.72 DV IO V Output Signal Low (V OL ) I OUT = +1500 μa 0 DV IO 0.10 V S/PDIF_OUT Output Signal High (V OH ) I OUT = 500 μa DV IO 0.72 DV IO V Output Signal Low (V OL ) I OUT = +1500 μa 0 DV IO 0.10 V Power Supply Analog (AV DD ) 3.3 V ± 5% Power Supply Range Power Dissipation Supply Current Digital (DV DD ) 3.3 V ± 10% Power Supply Range Power Dissipation Supply Current Digital I/O (DV IO ) 3.3 V ± 10% Power Supply Range Power Dissipation Supply Current HD AUDIO LINK SPECIFICATIONS HD Audio signals comply with the High Definition Audio specifications. Please refer to these specifications at www.intel.com/standards/hdaudio. POWER-DOWN STATES 3.13 3.30 116 35 2.97 3.30 162 49 3.46 V mw ma 3.63 V mw ma 2.97 3.30 3.96 1.20 3.63 V mw ma Power Supply Rejection (100 mv p-p Signal @ 1 khz) 1 80 1 Guaranteed but not tested. 2 Measurements reflect main ADC. 3 RMS values assume sine wave input. Table 5. Power-Down States Parameter ID VDD Typ IA VDD Typ Unit Function Node In D0, All Nodes Active 49 35 ma Function Node in D3 16 0.7 ma Codec in RESET 3 3 ma Individual block power savings DAC Pair Powered Down Saves (Each) ADC Pair Powered Down Saves (Each) Mixer Power Control (and Associated Amps) Saves MIC_BIAS Powered Down Saves 1 6 5 0 0 6 4.4 3 1.0 ma ma ma ma 1 Powering down the MIC_BIAS powers down all port MIC_BIAS pins. This disables all microphone bias circuits set to 100% or 50%, setting them to the high-z state. The 0 Ω and high-z states remain unaffected by the MIC_BIAS power state. Rev. A Page 6 of 16 April 2008

ABSOLUTE MAXIMUM RATINGS Stresses greater than those listed below may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Power Supplies Digital (DV DD ) Digital I/O (DV IO ) Analog (AV DD ) Input Current (Except Supply Pins) Analog Input Voltage (Signal Pins) Digital Input Voltage (Signal Pins) Ambient Temperature (Operating) Storage Temperature Rating 0.30 V to +3.65 V 0.30 V to +3.65 V 0.30 V to +3.65 V ±10.0 ma 0.30 V to AV DD + 0.3 V 0.30 V to DV IO + 0.3 V 0 C to +70 C 65 C to +150 C ENVIRONMENTAL CONDITIONS Ambient Temperature Rating: T AMB = T CASE (PD θ CA ) T CASE = case temperature in C PD = power dissipation in W θ CA = thermal resistance (case-to-ambient) θ JA = thermal resistance (junction-to-ambient) θ JC = thermal resistance (junction-to-case) All measurements per EIA-JESD51 with 2S2P test board per EIA-JESD51-7. Package θ JA θ JC θ CA Unit LFCSP_VQ 47 15 32 C/W ESD CAUTION ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Rev. A Page 7 of 16 April 2008

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SPDIF_OUT GPIO_1/EAPD RESERVED (NC) RESERVED (NC) PORT-G_R PORT-G_L AV SS PORT-A_R MONO_OUT PORT-A_L AV DD RESERVED (NC) 48 47 46 45 44 43 42 41 40 39 38 37 DV CORE 1 36 PORT-D_R GPIO_0 2 35 PORT-D_L DV I/O 3 34 SENSE_B/SRC_A DV SS 4 33 MIC_BIAS_IN SDATA_OUT BIT_CLK DV SS SDATA_IN 5 6 7 8 AD1882JCPZ TOP VIEW (Not To Scale) 32 31 30 29 RESERVED (NC) MIC_BIAS-E RESERVED (NC) MIC_BIAS-C DV DD 9 28 MIC_BIAS-B SYNC 10 27 VREF_FLT RESET 11 26 AV SS PCBEEP 12 25 AV DD 13 14 15 16 17 18 19 20 21 22 23 24 SENSE_A/SRC_B PORT-E_L PORT-E_R PORT-F_L PORT-F_R CD_L CD_GND CD_R PORT-B_L PORT-B_R PORT-C_L PORT-C_R Figure 2. AD1882 48-Lead Package and Pinout Rev. A Page 8 of 16 April 2008

Table 6. AD1882 Pin Descriptions Mnemonic Pin No. Function Description DIGITAL INTERFACE SDATA_OUT BIT_CLK SDATA_IN SYNC RESET DIGITAL I/O GPIO_0 GPIO_1/EAPD SPDIF_OUT JACK SENSE AND EAPD SENSE_A/SRC_B SENSE_B/SRC_A ANALOG I/O PCBEEP PORT-E_L PORT-E_R PORT-F_L PORT-F_R CD_L CD_GND CD_R PORT-B_L PORT-B_R PORT-C_L PORT-C_R PORT-D_L PORT-D_R PORT-A_L MONO_OUT PORT-A_R PORT-G_L PORT-G_R FILTER/REFERENCE MIC_BIAS-B MIC_BIAS-C MIC_BIAS-E 5 6 8 10 11 2 47 48 13 34 12 14 15 16 17 18 19 20 21 22 23 24 35 36 39 40 41 43 44 28 29 31 I I I/O I I I/O I/O O I/O I/O LI LI, MIC, LO, SWAP LI, MIC, LO, SWAP I/O I/O LI LI LI LI, MIC, HP, LO LI, MIC, HP, LO LI, MIC, LO LI, MIC, LO LI, HP, LO LI, HP, LO LI, MIC, HP, LO LO LI, MIC, HP, LO LO, SWAP LO, SWAP O O O Link Serial Data Output. AD1882 input stream. Clocked on both edges of the BIT_CLK. Link Bit Clock. 24.000 MHz serial data clock. Link Serial Data Input. AD1882 output stream Clocked only on one edge of BIT_CLK. Link Frame Sync. Link Reset. AD1882 master hardware reset General-Purpose Input/Output Pin. Digital signal used to control external circuitry. General-Purpose Input/Output Pin/EAPD Pin. Digital signal used to control external circuitry. Defaults to high-z. When used as EAPD: high-z = amp-on, DV SS = amp off. S/PDIF_OUT. Supports S/PDIF output. JACK SENSE A-D Input/Sense B Drive. JACK SENSE E-H Input/Sense A Drive. Monaural Input from System for Analog PCBeep. Auxiliary Input/Output Left Channel. Auxiliary Input/Output Right Channel. Auxiliary Input/Output Left Channel. Auxiliary Input/Output Right Channel. CD Audio Left Channel. CD Audio Analog Ground Reference (for Differential CD Input). Must be connected to AGND via 0.1 mf capacitor if not in use as CD_GND. CD Audio Right Channel. Front Panel Stereo MIC/Line-In. Front Panel Stereo MIC/Line-In. Rear Panel Stereo MIC/Line-In. Rear Panel Stereo MIC/Line-In. Rear Panel Headphone/Line-Out. Rear Panel Headphone/Line-Out. Front Panel Headphone/Line-Out. Monaural Output to Internal Speaker or Telephony Subsystem Speakerphone. Front Panel Headphone/Line-Out. Rear Panel C/LFE Output. Rear Panel C/LFE Output. Switchable Microphone Bias. For use with Port B (Pins 21, 22). Switchable Microphone Bias. For use with Port C (Pins 23, 24). Switchable Microphone Bias. For use with Port E (Pins 14, 15). DV CORE 1 O CAUTION: DO NOT APPLY 3.3 V TO THIS PIN! Filter connection for internal core voltage regulator. This pin must be connected to filter caps: 10 μf, 1.0 μf, and 0.1 μf connected in parallel between Pin 1 and DV SS (Pin 4). VREF_FLT 27 O Voltage Reference Filter. This pin must be connected to filter caps: 1.0 μf and 0.1μF connected in parallel between Pin 27 and AV SS (Pins 26, 42). The symbols used in this table are defined as: I = Input, O = Output, LI = Line level input, LO = Line level output, HP = Output capable of driving headphone load, MIC = Input supports microphones with MIC bias and boost amplifier, SWAP = Outputs can swap L/R channels (typically used to support C/LFE or shared C/LFE function). Rev. A Page 9 of 16 April 2008

Table 6. AD1882 Pin Descriptions (Continued) Mnemonic Pin No. Function Description POWER AND GROUND DV I/O (3.3V) 3 I Connect to the I/O Voltage Used for the HD Audio Controller Signals. DV SS 4, 7 I Digital Supply Return (Ground). DV DD (3.3 V) 9 I Digital Supply Voltage 3.3 V. This is regulated down to DV CORE on Pin 1 to supply the internal digital core internal to the AD1882. AV DD (3.3 V) 25, 38 I CAUTION: DO NOT APPLY 5.0 V TO THESE PINS! Analog supply voltage 3.3 V ONLY. Note: AV DD supplies should be well regulated and filtered as supply noise degrades audio performance. MIC_BIAS_IN 33 I Source Power for Microphone Bias Boost Circuitry. AV SS 26, 42 I Analog Supply Return (Ground). AV SS should be connected to DV SS using a conductive trace under, or close to, the AD1882. The symbols used in this table are defined as: I = Input, O = Output, LI = Line level input, LO = Line level output, HP = Output capable of driving headphone load, MIC = Input supports microphones with MIC bias and boost amplifier, SWAP = Outputs can swap L/R channels (typically used to support C/LFE or shared C/LFE function). Rev. A Page 10 of 16 April 2008

HD AUDIO WIDGETS In the following table, node IDs that are not shown are reserved for future use. Table 7. HD Audio Widgets Node ID Name Type ID Type Description 00 ROOT x Root Device identification 01 FUNCTION x Function Designates this device as an audio codec 02 S/PDIF DAC 0 Audio Output S/PDIF digital stream output interface 03 DAC_0 0 Audio Output Headphone/surround side (7.1) channel digital/audio converters 04 DAC_1 0 Audio Output Stereo front channel digital/audio converters 05 DAC_2 0 Audio Output Stereo C/LFE channel digital/audio converters 08 ADC_0 1 Audio Input Stereo record channel 1 audio/digital converters 09 ADC_1 1 Audio Input Stereo record channel 2 audio/digital converters 0B S/PDIF Mix Selector 3 Audio Selector Selects which ADC drives the S/PDIF mixer 0C ADC Selector 0 3 Audio Selector Selects and amplifies/attenuates the input to ADC_0 0D ADC Selector 1 3 Audio Selector Selects and amplifies/attenuates the input to ADC_1 10 Digital Beep 7 Beep Generator Internal digital PCBeep signal 11 Port A (Headphone) 4 Pin Complex Front panel headphone/microphone jack 12 Port D (Front L/R) 4 Pin Complex Rear panel front/headphone jack 13 Mono Out 4 Pin Complex Monorail output pin (internal speakers or telephony system) 14 Port B (Front Mic) 4 Pin Complex Front panel microphone/headphone jack 15 Port C (Line In) 4 Pin Complex Rear panel line-in jack 16 Port F (Surr Back) 4 Pin Complex Rear panel surround-rear (5.1) jack 17 Port E (Rear Mic) 4 Pin Complex Rear panel mic jack 18 CD In 4 Pin Complex Analog CD input 19 Mixer Power-Down 5 Power Widget Powers down the analog mixer and associated amps 1A Analog PCBeep 4 Pin Complex External analog PCBeep signal input 1B S/PDIF Out 4 Pin Complex S/PDIF output pin 1D S/PDIF Mixer 2 Audio Mixer Mixes the selected ADC with the digital stream to drive S/PDIF out 1E Mono Out Mixer 2 Audio Mixer Selects which source drives the mono out signal 20 Analog Mixer 2 Audio Mixer Mixes individually gainable analog inputs 21 Mixer Output Atten 3 Audio Selector Attenuates the mixer output to drive the Port mixers 22 Port A Mixer 2 Audio Mixer Mixes the Port A selected DAC and mixer output amps to drive Port A 23 VREF Power-Down F Vendor Defined Powers down the internal and external VREF circuitry 24 Port G (C/LFE) 4 Pin Complex Rear panel C/LFE jack 26 Port E Mixer 2 Audio Mixer Mixes DAC_1 and mixer output amps to drive Port E 27 Port G Mixer 2 Audio Mixer Mixes DAC_1 and mixer output amps to drive Port G 29 Port D Mixer 2 Audio Mixer Mixes DAC_0 and mixer output amps to drive Port D 2A Port F Mixer 2 Audio Mixer Mixes DAC_2 and mixer output amps to drive Port F 2C Port C Mixer 2 Audio Mixer Mixes the Port C selected DAC and mixer output amps to drive Port C 2D Stereo Mix Down 2 Audio Mixer Mixes the stereo L/R channels to drive mono output 2F BIAS Power-Down F Vendor Defined Powers down the internal MIC_BIAS_FILT and all MIC_BIAS pins 37 Port A Out Selector 3 Audio Selector Selects the Port A DAC (0, 1) 39 Port B Boost 3 Audio Selector Microphone boost amp for Port B 3A Port C Boost 3 Audio Selector Microphone boost amp for Port C 3C Port E Boost 3 Audio Selector Microphone boost amp for Port E Rev. A Page 11 of 16 April 2008

HD AUDIO PARAMETERS The SSID value is set on codec power-up only. SSID is not reset by link or soft reset in order to preserve modifications by BIOS control. Table 8. Root and Function Node Parameters Node ID Name Vendor ID 00 01 Revision ID 02 1 03 Sub Node Count 04 Func. Group Type 05 Audio F.G. Caps 08 GPIO Caps 11 00 ROOT 0x11D4 1882 0x0010 0300 0x0001 0001 01 FUNCTION 0x0002 003B 0x0000 0001 0x0001 0C0C 0x4000 0002 1 Subject to change with silicon stepping. Table 9. Subsystem ID 1 31:16 15:8 7:0 Node ID Name Type Value SSID SKU ASM ID 0x01 FUNCTION Function 0xBFD2 0000 0xBFD2 0x00 0x00 1 The default SSID is over-written by platform BIOS after power on. It is preserved across HD Audio link reset and verb reset. Rev. A Page 12 of 16 April 2008

Table 10. Widget Parameters Node ID Widget Capabilities PCM Size, 09 Rate 0A Stream Formats 0B Pin Capabilities 0C Input Amp Capabilities 0D ConnList Length 0E Power States 0F Processing Caps 10 01 00000480 000E01FF 00000001 80000000 00000009 00052727 02 0003031D 000E01E0 00000005 00000001 80052727 03 00000405 000E01FF 00000001 00000000 00000009 00052727 04 00000405 000E01FF 00000001 00000000 00000009 00052727 05 00000405 000E01FF 00000001 00000000 00000009 00052727 08 00100501 000E01FF 00000001 00000001 00000009 09 00100501 000E01FF 00000001 00000001 00000009 0B 00300301 00000002 0C 0030010D 00000008 80053627 0D 0030010D 00000008 80053627 10 0070000C 00000000 800B0F0F 11 0040018D 0000373F 00000001 80000000 12 0040058D 0001003F 00000001 00000009 80000000 13 0040050C 00010010 00000001 00000009 80051F1F 14 00400081 00003727 00000000 15 0040018D 00003737 00000001 80000000 16 0040018D 00000017 00000001 80000000 17 0040098D 00003737 00000001 80000000 18 00400001 00000020 00000000 19 00500500 00000002 00000009 1A 00400000 00000020 00000000 1B 00400301 00000010 00000001 1D 00200303 80000000 00000002 1E 00200103 80000000 00000002 1F 00F00100 00000010 00000001 20 0020010B 80051F17 00000008 21 0030010D 00000001 80051F1F 22 00200103 80000000 00000002 23 00F00100 00000008 24 0040098D 00000017 00000001 80000000 26 00200103 80000000 00000002 27 00200103 80000000 00000002 29 00200103 80000000 00000002 2A 00200103 80000000 00000002 2C 00200103 80000000 00000002 2D 00200100 00000001 2F 00F00100 00000003 37 00300101 00000002 39 0030010D 00000001 00270300 3A 0030010D 00000001 00270300 3C 0030010D 00000001 00270300 Output Volume Amp Knob Capabilities Capabilities 12 13 Rev. A Page 13 of 16 April 2008

Table 11. Connection List Node ID Connections 0 1 2 3 4 5 6 7 [0 3] [4 7] NID I NID I NID I NID I NID I NID I NID I NID 02 0000001D 1D 03 04 05 08 0000000C 0C 09 0000000D 0D 0B 00000908 08 09 0C 18BC3911 20123B3B 11 39 1 3C 18 3B 3B 12 20 0D 18BC3911 20123B3B 11 39 1 3C 18 3B 3B 12 20 10 11 00000022 22 12 00000029 29 13 0000002D 2D 14 15 0000002C 2C 16 0000002A 2A 17 00000026 26 18 19 00002120 20 21 1A 1B 00000002 02 1D 00000B01 01 0B 1E 00002104 04 21 1F 00000002 02 20 12113A39 1A183B3C 39 3A 11 12 3C 3B 18 1A 21 00000020 20 22 00002137 37 21 23 A2209811 BC30AE24 11 1 18 20 1 22 24 1 2E 30 1 3C 24 00000027 27 26 00002105 05 21 27 00002105 05 21 29 00002104 04 21 2A 00002106 03 21 2C 00002131 03 21 2D 0000001E 1E 2F 00171514 14 15 17 37 00000403 03 04 39 00000014 14 3A 00000015 15 3C 00000017 17 Rev. A Page 14 of 16 April 2008

In Table 12, default configuration values are set on codec power-up only. Default configuration values are not reset by link or soft reset to preserve modifications by BIOS control. Table 12. Default Configuration Bytes 31:30 29:28 27:24 23:20 19:16 15:12 8 7:4 3:0 Location Name Value Connectivity Chasis Position Def. Device Conn Type Color Misc. JD Over Ride Def Assn Port A (Headphone) 0221401F Jack External Front HP Out 1/8 Jack Green 0 1 F Port D (Front L/R) 01014010 Jack External Rear Line Out 1/8 Jack Green 0 1 0 Mono Out 901701F0 Fixed Internal N/A Speaker Other Analog Unknown 1 F 0 Port B (Front Mic) 02A190F0 Jack External Front Mic In 1/8 Jack Pink 0 F 0 Port C (Line In) 01813021 Jack External Rear Line In 1/8 Jack Blue 0 2 1 Port F (Surr Back) 01011012 Jack External Rear Line Out 1/8 Jack Black 0 1 2 Port E (Rear Mic) 01A19020 Jack External Rear Mic In 1/8 Jack Pink 0 2 0 CD IN 9933012E Fixed Internal Special 3 CD ATAPI Unknown 1 2 E Analog PCBeep 90F701F0 Fixed Internal N/A Other Other Analog Unknown 1 F 0 S/PDIF Out 014511F0 Jack External Rear SPDIF Out Optical Black 1 F 0 Port G (C/LFE) 01016011 Jack External Rear Line Out 1/8 Jack Orange 0 1 1 Sequence Rev. A Page 15 of 16 April 2008

OUTLINE DIMENSIONS Dimensions are shown in millimeters. 7.00 BSC SQ PIN 1 INDICATOR 0.30 0.60 MAX 0.23 0.60 MAX 0.18 PIN 1 INDICATOR 37 36 48 1 TOP VIEW 6.75 BSC SQ EXPOSED PAD (BOTTOM VIEW) 5.25 5.10 SQ 4. 1.00 0.85 0.80 12 MAX SEATING PLANE 0.80 MAX 0.65 TYP 0.50 BSC 0.50 0.40 0.30 25 24 0.05 MAX 0.02 NOM COPLANARITY 0.20 REF 0.08 5.50 REF 12 13 0.25 MIN COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2 Figure 3. 48-Lead Lead Frame Chip Scale Package [LFCSP_VQ] 7 mm x 7 mm Body, Very Thin Quad (CP-48-1) Dimensions shown in millimeters ORDERING GUIDE Model Temperature Range Package Description Package Option AD1882JCPZ 1 0 C to 70 C 48-Lead LFCSP_VQ CP-48-1 AD1882JCPZ-RL 1 0 C to 70 C 48-Lead LFCSP_VQ, 13 Tape and Reel CP-48-1 1 Z = RoHS Compliant Part. 2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06826-0-4/08(A) Rev. A Page 16 of 16 April 2008