CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION



Similar documents
Data sheet acquired from Harris Semiconductor SCHS078C -- Revised October 2003

SDLS940A MARCH 1974 REVISED MARCH Copyright 1988, Texas Instruments Incorporated

CD4071B Quad 2-Input OR Gate CD4072B Dual 4-Input OR Gate CD4075B Triple 3-Input OR Gate

Data sheet acquired from Harris Semiconductor SCHS049C Revised October 2003

with Ultra-Fast Transient Response and High Light-Load Efficiency

Data sheet acquired from Harris Semiconductor SCHS067B Revised July 2003

Data sheet acquired from Harris Semiconductor SCHS020C Revised October 2003

LM556 LM556 Dual Timer

Data sheet acquired from Harris Semiconductor SCHS087D Revised October 2003

RF37S114 Tag-it HF-I Type 5 NFC, ISO/IEC Transponder, 4 mm 4 mm

LM5030 LM5030 Application: DC - DC Converter Utilizing the Push-Pull Topology

1OE 3B NC 3B V GND ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3125RGYR CU125. SOIC D Tape and reel SN74CBT3125DR


AMC1100: Replacement of Input Main Sensing Transformer in Inverters with Isolated Amplifier

Application Note AN107

54LS174,54LS175,DM54LS174,DM54LS175, DM74LS174,DM74LS175


SN54LVT574, SN74LVT V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

PACKAGE OPTION ADDENDUM

LM709 LM709 Operational Amplifier

description typical application

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74LS07N SN74LS07N PACKAGE. SOIC D Tape and reel SN74LS07DR

FEATURES APPLICATIONS

LM388 LM W Audio Power Amplifier

description/ordering information

Analysis of Power Supply Topologies for IGBT Gate Drivers in Industrial

description V CC A CLR BO CO LOAD C D B Q B Q A DOWN UP Q C Q D GND D OR N PACKAGE (TOP VIEW) SDFS031A D3693, JANUARY 1991 REVISED OCTOBER 1993

V OUT. I o+ & I o- (typical) 2.3A & 3.3A. Package Type

description/ordering information

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

Triple single-pole double-throw analog switch

ESD Protection Exceeds JESD 22 I off V Human-Body Model (A114-A) 200-V Machine Model (A115-A)

AUDIO DIFFERENTIAL LINE RECEIVER. 0dB (G = 1)

LM138,LM338. LM138/LM338 5-Amp Adjustable Regulators. Literature Number: SNVS771A

8-channel analog multiplexer/demultiplexer

Providing Continuous Gate Drive Using a Charge Pump

SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

CD4049UB, CD4050B. CMOS Hex Buffer/Converters. Applications. [ /Title (CD40 49UB, CD405 0B) /Subject. Ordering Information

µa7800 SERIES POSITIVE-VOLTAGE REGULATORS

Wireless Subwoofer TI Design Tests

DS8907 DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer

Design Note DN304. Cebal CCxxxx Development Tools USB Driver Installation Guide By Åsmund B. Bø. Keywords. 1 Introduction

Ultrasonic Sensing Basics for Liquid Level Sensing, Flow Sensing, and Fluid

Stereo Audio Volume Control

SN54HC157, SN74HC157 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

TMP100 EP DIGITAL TEMPERATURE SENSOR WITH I 2 C INTERFACE

SN54LV163A, SN74LV163A 4-BIT SYNCHRONOUS BINARY COUNTERS

Texas Instruments. FB PS LLC Test Report HVPS SYSTEM AND APPLICATION TEAM REVA

AN-1733 Load Transient Testing Simplified

SN54ABT377, SN74ABT377A OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

HEF4011B. 1. General description. 2. Features and benefits. 3. Ordering information. 4. Functional diagram. Quad 2-input NAND gate

Importing a SPICE NetList Into TINA9-TI

TLC556, TLC556Y DUAL LinCMOS TIMERS

Regulating Pulse Width Modulator

TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

TL081 TL081 Wide Bandwidth JFET Input Operational Amplifier

Multi-Transformer LED TV Power User Guide. Anderson Hsiao

LMS8117A LMS8117A 1A Low-Dropout Linear Regulator

AN-311 Theory and Applications of Logarithmic Amplifiers

AVAILABLE OPTIONS SMALL OUTLINE (D)

1-of-4 decoder/demultiplexer

Design Note DN041. Using CC253X or CC254X with Dipole PCB Antennas. Keywords. 1 Introduction. By Espen Wium CC2530 CC2531 CC2533 CC2540 CC2541

SN74ACT STROBED FIRST-IN, FIRST-OUT MEMORY

3V Video Amplifier with 6dB Gain and Filter in SC70

APPLICATION NOTE BUILDING A QAM MODULATOR USING A GC2011 DIGITAL FILTER CHIP

LM1851 LM1851 Ground Fault Interrupter

INTEGRATED CIRCUITS. 74LVC08A Quad 2-input AND gate. Product specification IC24 Data Handbook Jun 30

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with I 2 C Interface

Application Report. 1 Description of the Problem. Jeff Falin... PMP Portable Power Applications ABSTRACT

TPS76901, TPS76912, TPS76915, TPS76918, TPS76925 TPS76927, TPS76928, TPS76930, TPS76933, TPS76950 ULTRALOW-POWER 100-mA LOW-DROPOUT LINEAR REGULATORS

16-Bit, 10µs Sampling, CMOS ANALOG-to-DIGITAL CONVERTER

HEF4021B. 1. General description. 2. Features and benefits. 3. Ordering information. 8-bit static shift register

SN74ACT CLOCKED FIRST-IN, FIRST-OUT MEMORY

16-Bit DIGITAL-TO-ANALOG CONVERTER With Serial Data Interface

Description. For Fairchild s definition of Eco Status, please visit:

AN-225 IC Temperature Sensor Provides Thermocouple Cold-Junction

AN-1963 IEEE 1588 Synchronization Over Standard Networks Using the

Design Note DN004. Folded Dipole Antenna for CC25xx By Audun Andersen. Keywords. 1 Introduction CC2500 CC2550 CC2510 CC2511

AN-1405 DP83848 Single 10/100 Mb/s Ethernet Transceiver Reduced Media Independent Interface (RMII ) Mode

74HC4067; 74HCT channel analog multiplexer/demultiplexer

DC/DC LED Lighting Developer s Kit Hardware

TSL250, TSL251, TLS252 LIGHT-TO-VOLTAGE OPTICAL SENSORS

Quad 2-input NAND Schmitt trigger

74HC154; 74HCT to-16 line decoder/demultiplexer

Calculating Gain for Audio Amplifiers

FEATURES DESCRIPTION. SLUS247F APRIL 1997 REVISED NOVEMBER 2007 VDD 8 POWER TO CIRCUITRY. 400 na RES POWER ON RESET 1.

HEF4013B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Dual D-type flip-flop

74HC238; 74HCT to-8 line decoder/demultiplexer

74HC02; 74HCT General description. 2. Features and benefits. Ordering information. Quad 2-input NOR gate

4-bit binary full adder with fast carry CIN + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = = S1 + 2S2 + 4S3 + 8S4 + 16COUT

PI5C

3-to-8 line decoder, demultiplexer with address latches

High-Voltage, Internally Powered ISOLATION AMPLIFIER

1 pc Charge Injection, 100 pa Leakage CMOS 5 V/5 V/3 V 4-Channel Multiplexer ADG604

The 74LVC1G11 provides a single 3-input AND gate.

SDLS068A DECEMBER 1972 REVISED OCTOBER Copyright 2001, Texas Instruments Incorporated

AN-1900 LM3150 Evaluation Boards

SN28838 PAL-COLOR SUBCARRIER GENERATOR

74HC2G02; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input NOR gate

Transcription:

Features Qualified for Automotive Applications Wide Range of Digital and Analog Signal Levels Digital: V to 0 V Analog: 0 V P-P Low ON Resistance, Ω (Typ) Over V P-P Signal Input Range for = V High OFF Resistance, Channel Leakage of 00 pa (Typ) at = V Logic-Level Conversion for Digital Addressing Signals of V to 0 V ( = V to 0 V) to Switch Analog Signals to 0 V P-P ( = 0 V) Matched Switching Characteristics, r on = Ω (Typ) for = V description/ordering information CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 Very Low Quiescent Power Dissipation Under All Digital-Control Input and Supply Conditions, 0. µw (Typ) at = = 0 V Binary Address Decoding on Chip -V, 0-V, and -V Parametric Ratings 00% Tested for Quiescent Current at 0 V Maximum Input Current of µa at V Over Full Package Temperature Range, 00 na at V and C Break-Before-Make Switching Eliminates Channel Overlap Applications Analog and Digital Multiplexing and Demultiplexing Analog-to-Digital (A/D) and Digital-to-Analog (D/A) Conversion Signal Gating The CD0B, CD0B, and CD0B analog multiplexers are digitally-controlled analog switches that have low ON impedance and very low OFF leakage current. Control of analog signals up to 0 V P-P can be achieved by digital signal amplitudes of. V to 0 V (If = V, a of up to V can be controlled; for level differences above V, a of at least. V is required). For example, if =. V, = 0 V, and =. V, analog signals from. V to. V can be controlled by digital inputs of 0 V to V. These multiplexer circuits dissipate extremely low quiescent power over the full and supply-voltage ranges, independent of the logic state of the control signals. When a logic high (H) is present at the inhibit (INH) input, all channels are off. ORDERING INFORMATION T A PACKAGE ORDERABLE PART NUMBER 0 C to C TOP-SIDE MARKING SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CM0BQ SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CD0Q SOIC M Reel of 00 CD0BQMQ CD0Q TSSOP PW Reel of 000 CD0BQPWRQ CD0Q For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com. Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging. Product Preview Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 00, Texas Instruments Incorporated POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 description/ordering information (continued) The CD0B is a single eight-channel multiplexer that has three binary control inputs (A, B, and C) and an inhibit input. The three binary signals select one of eight channels to be turned on and connect one of the eight inputs to the output. The CD0B is a differential four-channel multiplexer that has two binary control inputs (A and B) and an inhibit input. The two binary input signals select one of four pairs of channels to be turned on and connect the analog inputs to the outputs. The CD0B is a triple two-channel multiplexer with three separate digital control inputs (A, B, and C) and an inhibit input. Each control input selects one of a pair of channels, which are connected in a single-pole, double-throw configuration. When these devices are used as demultiplexers, the CHANNEL IN/OUT terminals are the outputs, and the common (COM OUT/IN) terminals are the inputs. CD0 M OR PW PACKAGE (TOP VIEW) CD0 M OR PW PACKAGE (TOP VIEW) CHANNEL I/O CHANNEL I/O COM OUT/IN CHANNEL I/O CHANNEL I/O INH 0 CHANNEL I/O CHANNEL I/O CHANNEL I/O 0 CHANNEL I/O A B C Y CHANNEL I/O 0 Y CHANNEL I/O COM Y OUT/IN Y CHANNEL I/O Y CHANNEL I/O INH 0 X CHANNEL I/O X CHANNEL I/O COM X OUT/IN X CHANNEL I/O 0 X CHANNEL I/O A B CD0 M OR PW PACKAGE (TOP VIEW) IN/OUT by IN/OUT bx IN/OUT cy OUT/IN CX OR CY IN/OUT CX INH 0 OUT/IN bx or by OUT/IN ax or ay IN/OUT ay IN/OUT ax A B C POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 Function Tables CD0 INPUTS ON INH C B A CHANNEL L L L L 0 L L L H L L H L L L H H L H L L L H L H L H H L L H H H H X X X None X = don t care CD0 INPUTS ON INH B A CHANNEL L L L 0x, 0y L L H x, y L H L x, y L H H x, y H X X None X = don t care CD0 INPUTS ON INH A OR B OR C CHANNEL L L ax or bx or cx L H ay or by or cy H X None X = don t care POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 logic diagram (positive logic) CD0B CHANNEL I/O 0 A B C 0 Logic-Level Conversion Binary to -of- Decoder With Inhibit COM OUT/IN INH All inputs are protected by CMOS protection network. CD0B X CHANNEL I/O 0 A B INH 0 Logic-Level Conversion Binary to -of- Decoder With Inhibit COM X OUT/IN COM Y OUT/IN 0 Y CHANNEL I/O All inputs are protected by CMOS protection network. POST OFFICE BOX 0 DALLAS, TEXAS

logic diagrams (positive logic) (continued) CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 CD0B cy cx IN/OUT by bx ay ax A B 0 Logic-Level Conversion Binary to -of- Decoders With Inhibit COM OUT/IN ac or ay COM OUT/IN bc or by C COM OUT/IN xc or xy INH All inputs are protected by standard CMOS protection network. absolute maximum ratings over operating free-air temperature (unless otherwise noted) Supply voltage range, V+ to V (voltages referenced to terminal)...................... 0. to 0 V DC input voltage range...................................................... 0. V to + 0. V DC input current, any one input........................................................... ±0 ma Package thermal impedance, θ JA (see Note ): M package.................................. C/W PW package................................ 0 C/W Maximum junction temperature, T J......................................................... 0 C Lead temperature (during soldering): At distance / ± / inch (, ± 0, mm) from case for 0 s max....................... C Storage temperature range, T stg................................................... C to 0 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE : The package thermal impedance is calculated in accordance with JESD -. POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 recommended operating conditions MIN MAX UNIT Supply voltage 0 V T A Operating free-air temperature 0 C electrical characteristics, V SUPPLY = ± V, A V = V, R L = 00 Ω, unless otherwise noted (see Note ) I DD PARAMETER TEST CONDITIONS (V) LIMITS AT INDICATED TEMPERATURES C 0 C C MIN TYP MAX 0 0.0 Quiescent device 0 0 00 0.0 0 current 0 00 0.0 0 Signal Input (V is ) and Output (V os ) 0 00 000 0.0 00 0 00 0 00 Drain-to-source = 0V V, = 0V, r on 0 0 0 0 00 Ω ON-state resistance V VIS =0to 0 0 0 r on ON-state resistance difference between = 0 V, = 0 V 0 0 Ω any two switches Input/output leakage current (switch off) Any channel OFF (MAX) or all channels OFF (COM OUT/IN) (Max), = 0 V, = 0 V, See Note UNIT µaa ±0. ± ±0 ±0. µa C is Input capacitance = V, = V pf CD0 0 C os Output capacitance = V, = V CD0 pf C ios t pd NOTES: Feedthrough capacitance Propagation delay (signal input to output) CD0 = V, = V 0. pf V IS(p-p) =, R L = 00 kω, C L =0pF pf, t r, t f =0ns. Peak-to-peak voltage symmetrical about. Determined by minimum feasible leakage measurement for automatic testing 0 0 0 0 ns 0 0 POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 electrical characteristics, V SUPPLY = ± V, A V = V, R L = 00 Ω, unless otherwise noted (see Note ) (continued) PARAMETER TEST CONDITIONS LIMITS AT INDICATED TEMPERATURES (V) (V) C 0 C C MIN TYP MAX UNIT Control (Address or Inhibit), V C VIL = VDD through kω,... V V Input low voltage IH = through kω, IL R L =kω to, 0 V I is < µa on all OFF channels V IH Input high voltage V IL = through kω,... V IH = through kω, R L =kω to, 0 V I is < µa on all OFF channels I IN Input current V IN = 0 V, V ±0. ± ±0 ±0. µa t pd t pd t pd C IN Address-to-signal t r, t f =0ns ns, C L =0pF pf, 0 0 0 OUT (channels ON R L = 0 kω, = 0 V, 0 0 0 0 or OFF) )propagationp See Figure 0, Figure, and 0 0 0 delay Figure 0 0 00 0 Inhibit-to-signal t r, t f = 0 ns, C L = 0 pf, OUT (channel 0 0 0 0 R kω 0V turning ON) L = kω, = V, See Figure 0 0 0 propagation delay 0 00 00 Inhibit-to-signal OUT (channel turning OFF) propagation delay Input capacitance, any address or inhibit input t r, t f = 0 ns, C L = 0 pf, R L = 0 kω, = 0V, See Figure NOTES: : Peak-to-peak voltage symmetrical about : Determined by minimum feasible leakage measurement for automatic testing 0 00 0 0 0 0 0 0 0 0 0 0 00 ns ns ns. pf POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 electrical specifications THD V PARAMETER TEST CONDITIONS IS (V) -db cutoff frequency, channel ON (sine-wave input) Total harmonic distortion 0-dB feedthrough h frequency (all channels OFF) 0-dB signal crosstalk frequency Address or inhibit to signal crosstalk (V) LIMITS AT INDICATED TEMPERATURES C MIN TYP MAX UNIT R L = kω, CD0 0 0 V OS at COM OUT/IN, CD0 0 See Note, V OS at COM OUT/IN CD0 0 0 MHz =, 0log V OS /V IS = db, V OS at any channel R L = 0 kω, See Note 0 0. 0 0. 0. =, f is = -khz sine wave 0. R L = kω, CD0 0 V OS at COM OUT/IN, CD0 0 0 See Note CD0 0 MHz =, 0log V OS /V IS = 0 db, V OS at any channel R L = kω, between any two channels, See Note 0 =, 0log V OS /V IS = 0 db, Between sections, Measured on common =, 0log V OS /V IS = 0 db, Between sections, Measured on any channel CD0 =, 0log V OS /V IS = 0 db, Between any two sections,. In pin, Out pin =, 0log V OS /V IS = 0 db, CD0 Between any two sections, In pin, Out pin R L = 0 kω, See Note 0 = 0 V, = 0 V, t r, t f = 0 ns, V CC = (square wave) 0 % MHz mv PEAK NOTES:. Peak-to-peak voltage symmetrical about. Both ends of channel POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 TYPICAL CHARACTERISTICS r on Channel ON State Resistance 00 00 00 00 00 00 CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE Supply Voltage ( ) = V 0 0 V is Input Signal Voltage V Figure T A = C C C CS-RI r on Channel ON State Resistance 00 0 00 0 00 0 CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE Supply Voltage ( ) = 0 V T A = C C C 0 0.. 0.. 0 V is Input Signal Voltage V Figure CS-RI CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE CHANNEL ON-STATE RESISTANCE vs INPUT SIGNAL VOLTAGE r on Channel ON State Resistance 00 0 00 0 00 0 T A = C Supply Voltage ( ) = V 0 V V 0 0.. 0.. 0 r on Channel ON State Resistance 00 0 00 0 00 0 Supply Voltage ( ) = V T A = C C C 0 0.. 0.. 0 V is Input Signal Voltage V Figure CS-0RI V is Input Signal Voltage V Figure CS-RI POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 TYPICAL CHARACTERISTICS V os Output Signal Voltage V 0 = V = 0 V = V T A = C ON CHARACTERISTICS FOR -OF- CHANNELS (CD0B) R L = 00 k, R L = 0 k 0 V is Input Signal Voltage V Figure k 00 00 P D Power Dissipation Per Package W 0 0 0 0 0 DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating O and I Pattern C L = 0 pf = V C L = pf = V 0 0 = 0 V f Switching Frequency khz Figure 0 f Test Circuit 00 Ω B/D CD0 A B C 0 CD0 C L 00 Ω Ι 0 0 P D Power Dissipation Per Package W 0 0 0 0 0 DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating ÒOÓ and ÒIÓ Pattern C L = 0 pf = V = V C L = pf 0 0 = 0 V f Switching Frequency khz Figure 0 00 Ω f 00 Ω 0 CD0 Test Circuit CD0 B/D A B Ι 0 C L 0 P D Power Dissipation Per Package W 0 0 0 0 0 DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD0B) T A = C Alternating O and I Pattern C L = 0 pf C L = pf = V 0 0 f Switching Frequency khz Figure 0 = V = 0 V Test Circuit f C L 00 00 CD0 0 Ι 0 0 0 POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION = V =. V = V = V V V. V = 0 V = 0 V = 0 V = 0 V = 0 V (A) =. V = 0 V = V (B) (C) (D) NOTE: The A, B, C, and INH input logic levels are L = and H =. The analog signal (through the ) may swing from to. Figure. Typical Bias-Voltage Test Circuits 0% tr = 0 ns 0% 0% Turn-On Time 0% 0% tf = 0 ns 0% 0% tr = 0 ns 0% 0% 0% 0% tf = 0 ns 0% 0% 0% 0% Turn-Off Time 0% tphz 0% Turn-Off Time 0% Turn-On Time Figure 0. Channel Turned ON Waveforms (R L = kω) Figure. Channel Turned OFF Waveforms (R L = kω) POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION 0 CD0 I DD 0 CD0 CD0 Figure. OFF Channel Leakage Current, Any Channel OFF I DD 0 CD0 I DD I DD 0 I DD 0 0 I DD CD0 CD0 CD0 Figure. OFF Channel Leakage Current, All Channels OFF 0 CD0 R L Output Clock In C L Output C L R L 0 CD0 Clock In VEE 0 CD0 R L Clock In Output CL Figure. Propagation Delay, Address Input to Signal Output R L Output Clock In 0 pf 0 R L Output Clock In 0 pf 0 R L Output Clock In 0 pf 0 t PHL and t PLH CD0 t PHL and t PLH CD0 Figure. Propagation Delay, Inhibit Input to Signal Output t PHL and t PLH CD0 POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION µa K K V IH V IL 0 CD0B V IH V IL V IH V IL 0 CD0B K K µa V IL V IH V IH V IL K 0 CD0B K ma VIH V IL Measure A on All OFF Channels (e.g., Channel ) Measure A on All OFF Channels (e.g., Channel x) Measure A on All OFF Channels (e.g., Channel by) Figure. Input-Voltage Test Circuit (Noise Immunity) 0 0 Ι CD0 CD0 Ι CD0 Figure. Quiescent Device Current Keithley 0 Digital Multimeter 0 k On -k Range Y X Y Plotter H.P. Moseley 00A X Figure. Channel ON-Resistance Test Circuit POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 PARAMETER MEASUREMENT INFORMATION 0 CD0 CD0 Ι 0 CD0 CD0 Ι NOTE: Measure inputs sequentially to both and. Connect all unused inputs to either or. NOTE: Measure inputs sequentially to both and. Connect all unused inputs to either or. Figure. Input Current V P P OFF Channel K RF VM Common Channel ON Channel OFF RL RL RF VM V P P RL Channel OFF Channel ON RF VM RL Figure 0. Feedthrough Figure. Crosstalk Between Any Two Channels V P P Channel In X Channel In Y RF ON or OFF ON or OFF VM R L R L Figure. Crosstalk Between Duals or Triplets (CD0B, CD0B) Differential Signals CD0 CD0 Communications Link Differential Amplifier/Line Driver Differential. Receiver Differential Multiplexing Demultiplexing Figure. Typical Time-Division Application of the CD0B POST OFFICE BOX 0 DALLAS, TEXAS

CD0B-Q, CD0B-Q, CD0B-Q SCHSA AUGUST 00 REVISED JANUARY 00 APPLICATION INFORMATION In applications where separate power sources drive and the signal inputs, the current capability should exceed /R L (R L = effective external load). This provision avoids permanent current flow or clamp action on the supply when power is applied or removed from the CD0B, CD0B, or CD0B. A B C A B C CD0B INH D E A B E / CD Q0 Q Q A B C CD0B INH Common Output A B C CD0B INH Figure. -to- Multiplexer Addressing POST OFFICE BOX 0 DALLAS, TEXAS

PACKAGE OPTION ADDENDUM www.ti.com -Feb-0 PACKAGING INFORMATION Orderable Device Status () Package Type Package Drawing Pins Package Qty Eco Plan CD0BQPWRGQ ACTIVE TSSOP PW 000 Green (RoHS & no Sb/Br) CD0BQPWRQ ACTIVE TSSOP PW 000 Green (RoHS & no Sb/Br) CD0BQMGQ ACTIVE SOIC D 00 Green (RoHS & no Sb/Br) CD0BQMQ ACTIVE SOIC D 00 Green (RoHS & no Sb/Br) () Lead/Ball Finish () MSL Peak Temp () Op Temp ( C) Device Marking (/) CU NIPDAU Level--0C-UNLIM -0 to CM0BQ CU NIPDAU Level--0C-UNLIM -0 to CM0BQ CU NIPDAU Level--0C-UNLIM -0 to CD0Q CU NIPDAU Level--0C-UNLIM -0 to CD0Q Samples () The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. () Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all substances, including the requirement that lead not exceed 0.% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either ) lead-based flip-chip solder bumps used between the die and package, or ) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.% by weight in homogeneous material) () MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. () There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. () Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. () Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Addendum-Page

PACKAGE OPTION ADDENDUM www.ti.com -Feb-0 Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD0B-Q, CD0B-Q : Catalog: CD0B, CD0B Military: CD0B-MIL, CD0B-MIL NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications Addendum-Page

PACKAGE MATERIALS INFORMATION www.ti.com -Mar-0 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Reel Diameter (mm) Reel Width W (mm) A0 (mm) B0 (mm) K0 (mm) P (mm) W (mm) Pin Quadrant CD0BQPWRGQ TSSOP PW 000 0.0.....0.0 Q CD0BQPWRQ TSSOP PW 000 0.0.....0.0 Q Pack Materials-Page

PACKAGE MATERIALS INFORMATION www.ti.com -Mar-0 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) CD0BQPWRGQ TSSOP PW 000.0.0.0 CD0BQPWRQ TSSOP PW 000.0.0.0 Pack Materials-Page

IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD, latest issue, and to discontinue any product or service per JESD, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as components ) are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI EE Community ee.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 0, Dallas, Texas Copyright 0, Texas Instruments Incorporated